Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp1173534ybt; Tue, 7 Jul 2020 09:19:31 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzH/Gy710kjW9Pcj4kzJh8wkfjTE3wTYqRryaNoOBN6DdQyFnu60gUF6ZxBcnkj0W2CWFyR X-Received: by 2002:a17:906:6146:: with SMTP id p6mr42374128ejl.433.1594138771778; Tue, 07 Jul 2020 09:19:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594138771; cv=none; d=google.com; s=arc-20160816; b=qZvB51GtuiX1g8s7MRoA+MfXqkHywq6Ir6JYDv3JrQIEhQI5pACyJYW+9xfnYXEs2v O1xUo9tAk3U4VN81N6MU5pXg9hA2ng1tRdSbvwk5hDi43wA2NY0KP45JeTmZmEtxSE/j JUZfmZWhUEuq5znfi6bP8gLDtIpXDvwVFwrw1n5nRGZu5QgUP4SNx4oYsw/FNKOqrVry 99wUKd3bKLiQurno6RcU1OcY6bEZstCTaug2IrCi2gB9yjUQgr+z6wazzz2EHXPDaWyx oWfc0kNACteSuTINRQsKfCpbpMcmPqGpbV6oNDBV7VvL20Ixdn8Wfx0uB3ggc1zfI5ty 5Oyg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=PTlKagZG1Kf488E0mXEdQeEY3nmPRCjf0etvr1NI8dI=; b=tufrHDUTlAXyFJligJ6DcdDhNctPtrUwDtOtNl6QDXESGyLdFXD2XFg/3p3+9/HdVj aGDZRUwfR9r6KpsueZ5tQoNiLoMQDMV1BHju2e5u03IfctXBYudvO4p26adxt6OkOqLa 73xQNVUt4aC8r2mLpBOqjF7UnYoRFxKWwMBgs3h9ws+sTcr5JgnOfsvJvb97cRBzOgm4 G/FeOCko/dNCtB1tAUI4rEIPJwhya9M9Qur29IwWjLTUY2MCC1E9uSwIzqiAUj0zYk4W 5E3gwuGXFYXfJBK9091DiJwqukSEk8CNI6VP2iZ5FH3F2x55iIncjmXSrYEJgQIeJAjN 8RPA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id cy15si14910794edb.22.2020.07.07.09.19.09; Tue, 07 Jul 2020 09:19:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728998AbgGGQSt (ORCPT + 99 others); Tue, 7 Jul 2020 12:18:49 -0400 Received: from relmlor2.renesas.com ([210.160.252.172]:44391 "EHLO relmlie6.idc.renesas.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1728959AbgGGQSr (ORCPT ); Tue, 7 Jul 2020 12:18:47 -0400 X-IronPort-AV: E=Sophos;i="5.75,324,1589209200"; d="scan'208";a="51328925" Received: from unknown (HELO relmlir6.idc.renesas.com) ([10.200.68.152]) by relmlie6.idc.renesas.com with ESMTP; 08 Jul 2020 01:18:46 +0900 Received: from localhost.localdomain (unknown [10.226.36.204]) by relmlir6.idc.renesas.com (Postfix) with ESMTP id B0EB740164B9; Wed, 8 Jul 2020 01:18:43 +0900 (JST) From: Lad Prabhakar To: Geert Uytterhoeven , Magnus Damm , Rob Herring , Michael Turquette , Stephen Boyd , Linus Walleij , Philipp Zabel Cc: linux-renesas-soc@vger.kernel.org, devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-gpio@vger.kernel.org, linux-kernel@vger.kernel.org, Prabhakar , Lad Prabhakar Subject: [PATCH 11/14] clk: renesas: Add r8a774e1 CPG Core Clock Definitions Date: Tue, 7 Jul 2020 17:18:09 +0100 Message-Id: <1594138692-16816-10-git-send-email-prabhakar.mahadev-lad.rj@bp.renesas.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1594138692-16816-1-git-send-email-prabhakar.mahadev-lad.rj@bp.renesas.com> References: <1594138692-16816-1-git-send-email-prabhakar.mahadev-lad.rj@bp.renesas.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Marian-Cristian Rotariu Add all RZ/G2H Clock Pulse Generator Core Clock Outputs, as listed in Table 11.2 ("List of Clocks [RZ/G2H]") of the RZ/G2H Hardware User's Manual. Signed-off-by: Marian-Cristian Rotariu Signed-off-by: Lad Prabhakar --- include/dt-bindings/clock/r8a774e1-cpg-mssr.h | 59 +++++++++++++++++++ 1 file changed, 59 insertions(+) create mode 100644 include/dt-bindings/clock/r8a774e1-cpg-mssr.h diff --git a/include/dt-bindings/clock/r8a774e1-cpg-mssr.h b/include/dt-bindings/clock/r8a774e1-cpg-mssr.h new file mode 100644 index 000000000000..b2fc1d1c3c47 --- /dev/null +++ b/include/dt-bindings/clock/r8a774e1-cpg-mssr.h @@ -0,0 +1,59 @@ +/* SPDX-License-Identifier: GPL-2.0 + * + * Copyright (C) 2020 Renesas Electronics Corp. + */ +#ifndef __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__ +#define __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__ + +#include + +/* R8A774E1 CPG Core Clocks */ +#define R8A774E1_CLK_Z 0 +#define R8A774E1_CLK_Z2 1 +#define R8A774E1_CLK_ZG 2 +#define R8A774E1_CLK_ZTR 3 +#define R8A774E1_CLK_ZTRD2 4 +#define R8A774E1_CLK_ZT 5 +#define R8A774E1_CLK_ZX 6 +#define R8A774E1_CLK_S0D1 7 +#define R8A774E1_CLK_S0D2 8 +#define R8A774E1_CLK_S0D3 9 +#define R8A774E1_CLK_S0D4 10 +#define R8A774E1_CLK_S0D6 11 +#define R8A774E1_CLK_S0D8 12 +#define R8A774E1_CLK_S0D12 13 +#define R8A774E1_CLK_S1D2 14 +#define R8A774E1_CLK_S1D4 15 +#define R8A774E1_CLK_S2D1 16 +#define R8A774E1_CLK_S2D2 17 +#define R8A774E1_CLK_S2D4 18 +#define R8A774E1_CLK_S3D1 19 +#define R8A774E1_CLK_S3D2 20 +#define R8A774E1_CLK_S3D4 21 +#define R8A774E1_CLK_LB 22 +#define R8A774E1_CLK_CL 23 +#define R8A774E1_CLK_ZB3 24 +#define R8A774E1_CLK_ZB3D2 25 +#define R8A774E1_CLK_ZB3D4 26 +#define R8A774E1_CLK_CR 27 +#define R8A774E1_CLK_CRD2 28 +#define R8A774E1_CLK_SD0H 29 +#define R8A774E1_CLK_SD0 30 +#define R8A774E1_CLK_SD1H 31 +#define R8A774E1_CLK_SD1 32 +#define R8A774E1_CLK_SD2H 33 +#define R8A774E1_CLK_SD2 34 +#define R8A774E1_CLK_SD3H 35 +#define R8A774E1_CLK_SD3 36 +#define R8A774E1_CLK_RPC 37 +#define R8A774E1_CLK_RPCD2 38 +#define R8A774E1_CLK_MSO 39 +#define R8A774E1_CLK_HDMI 40 +#define R8A774E1_CLK_CSI0 41 +#define R8A774E1_CLK_CP 42 +#define R8A774E1_CLK_CPEX 43 +#define R8A774E1_CLK_R 44 +#define R8A774E1_CLK_OSC 45 +#define R8A774E1_CLK_CANFD 46 + +#endif /* __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__ */ -- 2.17.1