Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp755912ybt; Wed, 8 Jul 2020 10:51:40 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyENUpafMbtGKZxTN7d+hHnbt0Gk0rQxWRjgKYdsPnUp8NCUIGCtjNQe0HzLVWjgUi4XgWv X-Received: by 2002:aa7:c24d:: with SMTP id y13mr71137692edo.123.1594230700015; Wed, 08 Jul 2020 10:51:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594230700; cv=none; d=google.com; s=arc-20160816; b=KCLlOkI007uvNeBiBbjqrSN6rF0Xw9iUEmVwV+ss7PbkmUT8ncGPiPSuZFOU+nI5bP U8EPSXoXk2iDC5aZnVJr031oZwTCGMzogU9WjRlGEfdLhNZFp9rX95DgxCxvYEe7NioR WzckT+TFYwUEAwKwg9/MSeXujnkNRD4+E3Xw7qsGLuPNYuLyCAAxi6jxzopANR6AJmqP 7Wt/4nS1BL+SY/O9LRzUbIdtXSHm4dsUGZi9PwaDXfWCIyfaGEWOmRA3tY2ZtzvFIaHd JepNwja7yJuuQNN6D4h0f4MyuPoGZTwjzxZ4rtEcowDV/m/vz3gyNPMYzSvZa8IIhdjR qO9w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature:dkim-signature; bh=exvrSjFxEUe5z8H9ELM/EP5dIi2Lk37jw8/0xXeBnAE=; b=fZKBt+YtNdlBwKOCa8xc8LS//KGeVZ0jM1d22rjM4XLCqOb84qBXYpeHjh6U1RiaU3 cjzeRiyyFFCT3odPg+NPq7SLy1L0JVcXl4hRBrZJLLZeQyG9e41HouRx9uSTzW0piZph Z9RTx785+wYxUzRuQ7rl5HYYHH+uh89nHzsiy1zQNCm8iWZY0nBznqRrKEq+c2ypDftb o67Y/DiTQFpL7YkPpyh4NGb7E4I4LV8MfkXA6gC2d2rn649qN1WTwHB5g8A4iQhHH0L7 Ag9ksvOobQAB6Ri0q2oqLukajTzHTTbsLmzQdQ4EvmutGJcBzumgUPhDOQdTh/YiQPN+ isLw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@cerno.tech header.s=fm3 header.b="g3eMK/Dr"; dkim=pass header.i=@messagingengine.com header.s=fm3 header.b=VqNfu1Jn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=cerno.tech Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id hh22si360724ejb.85.2020.07.08.10.51.17; Wed, 08 Jul 2020 10:51:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@cerno.tech header.s=fm3 header.b="g3eMK/Dr"; dkim=pass header.i=@messagingengine.com header.s=fm3 header.b=VqNfu1Jn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=cerno.tech Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726519AbgGHRmu (ORCPT + 99 others); Wed, 8 Jul 2020 13:42:50 -0400 Received: from wnew4-smtp.messagingengine.com ([64.147.123.18]:46335 "EHLO wnew4-smtp.messagingengine.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726446AbgGHRmq (ORCPT ); Wed, 8 Jul 2020 13:42:46 -0400 Received: from compute4.internal (compute4.nyi.internal [10.202.2.44]) by mailnew.west.internal (Postfix) with ESMTP id DC45C2F9; Wed, 8 Jul 2020 13:42:44 -0400 (EDT) Received: from mailfrontend2 ([10.202.2.163]) by compute4.internal (MEProxy); Wed, 08 Jul 2020 13:42:45 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cerno.tech; h= from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; s=fm3; bh=exvrSjFxEUe5z 8H9ELM/EP5dIi2Lk37jw8/0xXeBnAE=; b=g3eMK/Dr3IIwMcV4RP8zz9EEm6Mtj pd2fexkRvgVAg2KRx2Z+PI3lvC4J0ls1/2xpluB1GSN1MLVMf2jiQyZ+2x7Fr73T f5dZ8/yRXYwZ3tB4lpR4fYc3p29Iw2qtvngPUVxlzO1VomT68h4gvy7+ZEA6+XNr Sr8ytT4zWUEY4s2fZEVkPYGLzoDivVSVVW6Ev5mRFeJo0Hg61cOqXaVTnsHnhIv3 eugT5fA5jyrpDpjjusXSYQXLgCpAOlKw+dVMH06yT3Mcgekqd4PqzqIQFAOmKdlO EMrSdwQ8fhqraOFrjJGA3nj+kV02ykVFBeFuqhqpFrZZBtUnv52vEw1Hw== DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d= messagingengine.com; h=cc:content-transfer-encoding:date:from :in-reply-to:message-id:mime-version:references:subject:to :x-me-proxy:x-me-proxy:x-me-sender:x-me-sender:x-sasl-enc; s= fm3; bh=exvrSjFxEUe5z8H9ELM/EP5dIi2Lk37jw8/0xXeBnAE=; b=VqNfu1Jn kA6wY5u0yPXNWzYjnKsuhXNOF7VFLicXVY+Cqzh7yoXm/y+/SG0b+VYaeoRraHod xAS0ievHXWTUfbtMBbScSirFjg8IQWQr9qAt/KP8/FhYRJqkggf7nqiPO0oleGOt kWgISUjzqlvpT0w74wekrXzWh6Uk5JFzj8UymWZxBGA16U+XotqDVjkbYIFjV6PB ufGK0e2fD1/PDxjgxu9aEUY7uhpJbIBsD67jLhQCiJI70VsrleLP5its4Xm7Wnmb zL0ie/t+dHOrLkrunGz5ugFPMKfZoD6D/cLy0dBG/lJO/9Vd28Hg47oGSZOQda6p qeEdSGYOIL4Pew== X-ME-Sender: X-ME-Proxy-Cause: gggruggvucftvghtrhhoucdtuddrgeduiedrudejgdduudejucetufdoteggodetrfdotf fvucfrrhhofhhilhgvmecuhfgrshhtofgrihhlpdfqfgfvpdfurfetoffkrfgpnffqhgen uceurghilhhouhhtmecufedttdenucesvcftvggtihhpihgvnhhtshculddquddttddmne cujfgurhephffvufffkffojghfggfgsedtkeertdertddtnecuhfhrohhmpeforgigihhm vgcutfhiphgrrhguuceomhgrgihimhgvsegtvghrnhhordhtvggthheqnecuggftrfgrth htvghrnhepvdekleevfeffkeejhfffueelteelfeduieefheduudfggffhhfffheevveeh hedvnecukfhppeeltddrkeelrdeikedrjeeinecuvehluhhsthgvrhfuihiivgepjeenuc frrghrrghmpehmrghilhhfrhhomhepmhgrgihimhgvsegtvghrnhhordhtvggthh X-ME-Proxy: Received: from localhost (lfbn-tou-1-1502-76.w90-89.abo.wanadoo.fr [90.89.68.76]) by mail.messagingengine.com (Postfix) with ESMTPA id 1FD2430600A9; Wed, 8 Jul 2020 13:42:44 -0400 (EDT) From: Maxime Ripard To: Nicolas Saenz Julienne , Eric Anholt Cc: dri-devel@lists.freedesktop.org, linux-rpi-kernel@lists.infradead.org, bcm-kernel-feedback-list@broadcom.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Dave Stevenson , Tim Gover , Phil Elwell , Maxime Ripard Subject: [PATCH v4 09/78] drm/vc4: crtc: Move the cob allocation outside of bind Date: Wed, 8 Jul 2020 19:41:17 +0200 Message-Id: <0e8d3efc4e3a97fcf258e204179f80ecabeb225c.1594230107.git-series.maxime@cerno.tech> X-Mailer: git-send-email 2.26.2 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The COB allocation depends on the HVS channel used for a given pixelvalve. While the channel allocation was entirely static in vc4, vc5 changes that and at bind time, a pixelvalve can be assigned to multiple HVS channels. Let's prepare that rework by allocating the COB when it's actually needed. Reviewed-by: Eric Anholt Signed-off-by: Maxime Ripard --- drivers/gpu/drm/vc4/vc4_crtc.c | 35 +++++++++++++++++------------------ drivers/gpu/drm/vc4/vc4_drv.h | 2 +-- 2 files changed, 17 insertions(+), 20 deletions(-) diff --git a/drivers/gpu/drm/vc4/vc4_crtc.c b/drivers/gpu/drm/vc4/vc4_crtc.c index 9faae22cb0f8..fdecaba77836 100644 --- a/drivers/gpu/drm/vc4/vc4_crtc.c +++ b/drivers/gpu/drm/vc4/vc4_crtc.c @@ -65,6 +65,20 @@ static const struct debugfs_reg32 crtc_regs[] = { VC4_REG32(PV_HACT_ACT), }; +static unsigned int +vc4_crtc_get_cob_allocation(struct vc4_dev *vc4, unsigned int channel) +{ + u32 dispbase = HVS_READ(SCALER_DISPBASEX(channel)); + /* Top/base are supposed to be 4-pixel aligned, but the + * Raspberry Pi firmware fills the low bits (which are + * presumably ignored). + */ + u32 top = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_TOP) & ~3; + u32 base = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_BASE) & ~3; + + return top - base + 4; +} + static bool vc4_crtc_get_scanout_position(struct drm_crtc *crtc, bool in_vblank_irq, int *vpos, int *hpos, @@ -74,6 +88,7 @@ static bool vc4_crtc_get_scanout_position(struct drm_crtc *crtc, struct drm_device *dev = crtc->dev; struct vc4_dev *vc4 = to_vc4_dev(dev); struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); + unsigned int cob_size; u32 val; int fifo_lines; int vblank_lines; @@ -109,8 +124,9 @@ static bool vc4_crtc_get_scanout_position(struct drm_crtc *crtc, *hpos += mode->crtc_htotal / 2; } + cob_size = vc4_crtc_get_cob_allocation(vc4, vc4_crtc->channel); /* This is the offset we need for translating hvs -> pv scanout pos. */ - fifo_lines = vc4_crtc->cob_size / mode->crtc_hdisplay; + fifo_lines = cob_size / mode->crtc_hdisplay; if (fifo_lines > 0) ret = true; @@ -823,22 +839,6 @@ static void vc4_set_crtc_possible_masks(struct drm_device *drm, } } -static void -vc4_crtc_get_cob_allocation(struct vc4_crtc *vc4_crtc) -{ - struct drm_device *drm = vc4_crtc->base.dev; - struct vc4_dev *vc4 = to_vc4_dev(drm); - u32 dispbase = HVS_READ(SCALER_DISPBASEX(vc4_crtc->channel)); - /* Top/base are supposed to be 4-pixel aligned, but the - * Raspberry Pi firmware fills the low bits (which are - * presumably ignored). - */ - u32 top = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_TOP) & ~3; - u32 base = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_BASE) & ~3; - - vc4_crtc->cob_size = top - base + 4; -} - int vc4_crtc_init(struct drm_device *drm, struct vc4_crtc *vc4_crtc, const struct drm_crtc_funcs *crtc_funcs, const struct drm_crtc_helper_funcs *crtc_helper_funcs) @@ -870,7 +870,6 @@ int vc4_crtc_init(struct drm_device *drm, struct vc4_crtc *vc4_crtc, * implemented as private driver state in vc4_kms, not here. */ drm_crtc_enable_color_mgmt(crtc, 0, true, crtc->gamma_size); - vc4_crtc_get_cob_allocation(vc4_crtc); for (i = 0; i < crtc->gamma_size; i++) { vc4_crtc->lut_r[i] = i; diff --git a/drivers/gpu/drm/vc4/vc4_drv.h b/drivers/gpu/drm/vc4/vc4_drv.h index 0bc150daafb2..d80fc3bbb450 100644 --- a/drivers/gpu/drm/vc4/vc4_drv.h +++ b/drivers/gpu/drm/vc4/vc4_drv.h @@ -477,8 +477,6 @@ struct vc4_crtc { u8 lut_r[256]; u8 lut_g[256]; u8 lut_b[256]; - /* Size in pixels of the COB memory allocated to this CRTC. */ - u32 cob_size; struct drm_pending_vblank_event *event; -- git-series 0.9.1