Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp1244557ybt; Thu, 9 Jul 2020 02:12:51 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxKY5FdsS2HqPhphPaEfOIQygDGrq5js+7FmwrYfB1PpPF/D5HyUvPQFGw8kaGuu71uInMP X-Received: by 2002:aa7:c24d:: with SMTP id y13mr74217558edo.123.1594285971691; Thu, 09 Jul 2020 02:12:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594285971; cv=none; d=google.com; s=arc-20160816; b=oRoaRX5vADHHtjjnvaT7xLzKY/M5ZhowkY6JwQPyKdAsb5/PEEPMZuyW5h9YW7nHI6 KNdJfbWjy8mr56nPZggs4UzMWK/Ttor7hUpfcKYMOStMzU5IA4rbSi4SyWPaLCCeXt2r qUOctmVyU6SRGVdUoTTrGGMBThPT6PhRFB718qpcOeFCi8TH4YP5QEv0SWNFdw2pODAZ h5mWOZudLMnNtBX3NHIIUIdR5/yomTXiideB5pccoQyAghB/pWF7c3nEBXUaEqHhy8pn y8JjFsfa66U1CMHZqEWhn0y3VFhIS1dYCOh/CSADgKpGc4SQ/7CbF3xP/pV+OAb6umcV U5RA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=YASUfrJvPhijkba/2gahvTTVSpGt/oeTruSFUyz6Cog=; b=iLRorVLVqMDmV7Om9guD2AFmbON0fGZaqJeo+HqyrG7yBSguHMMGt0JSOV/BEJzWaC vQzdEbq8OUPPMruv0RkFvmrSTI2MJmW9+EcdOeczyhYPgdo3/SdrQZ/QyBAslH3WQ3Lv gzw/nxv2En8RyRsyoxqNzJ9blKvMHaMsNDHbCG/seaXC7GaN4v5llFpziStZTES+5FEj K2JJxyOBEIXSeyT7q3tzsjQxDnvCpCNfO7n9jfhAbbq+/TM36IBhgbU6j6P4eIH88Ik+ RFW9cj4VW98K+RI0IBdl5n4mW75Iq+IV7yK250Tb47k40IDNexo87HxIAg2jLqNFvc0J BZIQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s25si1715758edx.197.2020.07.09.02.12.29; Thu, 09 Jul 2020 02:12:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726560AbgGIJLV (ORCPT + 99 others); Thu, 9 Jul 2020 05:11:21 -0400 Received: from szxga07-in.huawei.com ([45.249.212.35]:39340 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726140AbgGIJLS (ORCPT ); Thu, 9 Jul 2020 05:11:18 -0400 Received: from DGGEMS410-HUB.china.huawei.com (unknown [172.30.72.58]) by Forcepoint Email with ESMTP id 76495708DF8D9AF885BE; Thu, 9 Jul 2020 17:11:15 +0800 (CST) Received: from DESKTOP-KKJBAGG.china.huawei.com (10.174.186.75) by DGGEMS410-HUB.china.huawei.com (10.3.19.210) with Microsoft SMTP Server id 14.3.487.0; Thu, 9 Jul 2020 17:11:04 +0800 From: Zhenyu Ye To: , , , , , , CC: , , , , , , , , , Subject: [PATCH v1 1/2] arm64: tlb: Detect the ARMv8.4 TLBI RANGE feature Date: Thu, 9 Jul 2020 17:10:53 +0800 Message-ID: <20200709091054.1698-2-yezhenyu2@huawei.com> X-Mailer: git-send-email 2.22.0.windows.1 In-Reply-To: <20200709091054.1698-1-yezhenyu2@huawei.com> References: <20200709091054.1698-1-yezhenyu2@huawei.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.174.186.75] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a range of input addresses. This patch detect this feature. Signed-off-by: Zhenyu Ye --- arch/arm64/include/asm/cpucaps.h | 3 ++- arch/arm64/include/asm/sysreg.h | 3 +++ arch/arm64/kernel/cpufeature.c | 10 ++++++++++ 3 files changed, 15 insertions(+), 1 deletion(-) diff --git a/arch/arm64/include/asm/cpucaps.h b/arch/arm64/include/asm/cpucaps.h index d44ba903d11d..8fe4aa1d372b 100644 --- a/arch/arm64/include/asm/cpucaps.h +++ b/arch/arm64/include/asm/cpucaps.h @@ -63,7 +63,8 @@ #define ARM64_HAS_32BIT_EL1 53 #define ARM64_BTI 54 #define ARM64_HAS_ARMv8_4_TTL 55 +#define ARM64_HAS_TLBI_RANGE 56 -#define ARM64_NCAPS 56 +#define ARM64_NCAPS 57 #endif /* __ASM_CPUCAPS_H */ diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h index 8c209aa17273..a5f24a26d86a 100644 --- a/arch/arm64/include/asm/sysreg.h +++ b/arch/arm64/include/asm/sysreg.h @@ -617,6 +617,9 @@ #define ID_AA64ISAR0_SHA1_SHIFT 8 #define ID_AA64ISAR0_AES_SHIFT 4 +#define ID_AA64ISAR0_TLBI_RANGE_NI 0x0 +#define ID_AA64ISAR0_TLBI_RANGE 0x2 + /* id_aa64isar1 */ #define ID_AA64ISAR1_I8MM_SHIFT 52 #define ID_AA64ISAR1_DGH_SHIFT 48 diff --git a/arch/arm64/kernel/cpufeature.c b/arch/arm64/kernel/cpufeature.c index e877f56ff1ab..ba0f0ce06fee 100644 --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -2067,6 +2067,16 @@ static const struct arm64_cpu_capabilities arm64_features[] = { .sign = FTR_UNSIGNED, }, #endif + { + .desc = "TLB range maintenance instruction", + .capability = ARM64_HAS_TLBI_RANGE, + .type = ARM64_CPUCAP_SYSTEM_FEATURE, + .matches = has_cpuid_feature, + .sys_reg = SYS_ID_AA64ISAR0_EL1, + .field_pos = ID_AA64ISAR0_TLB_SHIFT, + .sign = FTR_UNSIGNED, + .min_field_value = ID_AA64ISAR0_TLBI_RANGE, + }, {}, }; -- 2.19.1