Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp398768ybt; Fri, 10 Jul 2020 02:45:12 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyBYjBuk/tNR8VDVpU5ur5oFoydWka+aQR94lELWWDqQWdK5NX/WfR9sW5uyl3pbk5aOwDD X-Received: by 2002:aa7:c808:: with SMTP id a8mr76161649edt.259.1594374312486; Fri, 10 Jul 2020 02:45:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594374312; cv=none; d=google.com; s=arc-20160816; b=wsBkz0fj0SbWQBcpbXF/ey/v8uCy1Cf77woqfeZia6b+0SjqgUxIYfSkFV0WOEFhlc XQE6KkWfM760Fj1qD0Nl+mPhlpfMm8YFGo9T0tel/a9XwWTUtHkl27A60b+k1ihLTD7y XAqeJesQYmV+F1Emj6G7Ol4QixPxp4AYJv+CPYfoUMzhUAT8VJ2GEVaR1g4HFm+u/ziU bwsfdSKL82RHqRvIUMDYfbMkPC/r9+BNwyStd5FWRKxIKt2Ia8nWw59jbAMxxHGI4y/w kGhZJgf7KTruvI1BAxlR6gGrEk1yVxHvlZP2+R07FNOG0UOz4qkhE18/bVrAjPXwyN4B BEDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=YASUfrJvPhijkba/2gahvTTVSpGt/oeTruSFUyz6Cog=; b=zI1lVRoEVT7pAlgoQVmNkdEDkeOCT5EyGDm6o3fnVlgfdf6GNPQKkPokRnEiw2YARr r1AlW1tIap/gXdrMIe1uxIFCuC1r0XUArXv/MAevSZz1mXzet1pXgAP0FDwgfLX7ufNs F/Xk551LW3IWScpUIs8fJZvJ1Lu1Shy9MWTmhvNNxZDa3cyt+vJR9fE2I50wg2XPRn7V Xtmgn2gHuBWG21slHA2vCxCRwwLhnpDofxMzh5oFKNZW5Kra6dm2BvU6kWYQgSq7WZWE b9yQPJGqZhMT0ngUq5A3Xfug9HYBkucDxHwgljdZ0m4sJyERx/9+/kXWqCc27jezj9SI C4Zw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ox25si3582347ejb.408.2020.07.10.02.44.48; Fri, 10 Jul 2020 02:45:12 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727046AbgGJJok (ORCPT + 99 others); Fri, 10 Jul 2020 05:44:40 -0400 Received: from szxga04-in.huawei.com ([45.249.212.190]:7836 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726615AbgGJJoj (ORCPT ); Fri, 10 Jul 2020 05:44:39 -0400 Received: from DGGEMS413-HUB.china.huawei.com (unknown [172.30.72.60]) by Forcepoint Email with ESMTP id D939A8B8639AC74E3BA5; Fri, 10 Jul 2020 17:44:37 +0800 (CST) Received: from DESKTOP-KKJBAGG.china.huawei.com (10.174.186.75) by DGGEMS413-HUB.china.huawei.com (10.3.19.213) with Microsoft SMTP Server id 14.3.487.0; Fri, 10 Jul 2020 17:44:29 +0800 From: Zhenyu Ye To: , , , , , , CC: , , , , , , , , , Subject: [PATCH v2 1/2] arm64: tlb: Detect the ARMv8.4 TLBI RANGE feature Date: Fri, 10 Jul 2020 17:44:19 +0800 Message-ID: <20200710094420.517-2-yezhenyu2@huawei.com> X-Mailer: git-send-email 2.22.0.windows.1 In-Reply-To: <20200710094420.517-1-yezhenyu2@huawei.com> References: <20200710094420.517-1-yezhenyu2@huawei.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.174.186.75] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a range of input addresses. This patch detect this feature. Signed-off-by: Zhenyu Ye --- arch/arm64/include/asm/cpucaps.h | 3 ++- arch/arm64/include/asm/sysreg.h | 3 +++ arch/arm64/kernel/cpufeature.c | 10 ++++++++++ 3 files changed, 15 insertions(+), 1 deletion(-) diff --git a/arch/arm64/include/asm/cpucaps.h b/arch/arm64/include/asm/cpucaps.h index d44ba903d11d..8fe4aa1d372b 100644 --- a/arch/arm64/include/asm/cpucaps.h +++ b/arch/arm64/include/asm/cpucaps.h @@ -63,7 +63,8 @@ #define ARM64_HAS_32BIT_EL1 53 #define ARM64_BTI 54 #define ARM64_HAS_ARMv8_4_TTL 55 +#define ARM64_HAS_TLBI_RANGE 56 -#define ARM64_NCAPS 56 +#define ARM64_NCAPS 57 #endif /* __ASM_CPUCAPS_H */ diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h index 8c209aa17273..a5f24a26d86a 100644 --- a/arch/arm64/include/asm/sysreg.h +++ b/arch/arm64/include/asm/sysreg.h @@ -617,6 +617,9 @@ #define ID_AA64ISAR0_SHA1_SHIFT 8 #define ID_AA64ISAR0_AES_SHIFT 4 +#define ID_AA64ISAR0_TLBI_RANGE_NI 0x0 +#define ID_AA64ISAR0_TLBI_RANGE 0x2 + /* id_aa64isar1 */ #define ID_AA64ISAR1_I8MM_SHIFT 52 #define ID_AA64ISAR1_DGH_SHIFT 48 diff --git a/arch/arm64/kernel/cpufeature.c b/arch/arm64/kernel/cpufeature.c index e877f56ff1ab..ba0f0ce06fee 100644 --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -2067,6 +2067,16 @@ static const struct arm64_cpu_capabilities arm64_features[] = { .sign = FTR_UNSIGNED, }, #endif + { + .desc = "TLB range maintenance instruction", + .capability = ARM64_HAS_TLBI_RANGE, + .type = ARM64_CPUCAP_SYSTEM_FEATURE, + .matches = has_cpuid_feature, + .sys_reg = SYS_ID_AA64ISAR0_EL1, + .field_pos = ID_AA64ISAR0_TLB_SHIFT, + .sign = FTR_UNSIGNED, + .min_field_value = ID_AA64ISAR0_TLBI_RANGE, + }, {}, }; -- 2.19.1