Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp778241ybt; Fri, 10 Jul 2020 12:07:59 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyUIOkjxMcSDWeGy4adNIjn+hLVQxtxZsFsWwmlBCl2lW0n0mH1CcfgnDxHYlYQRrskw4mX X-Received: by 2002:aa7:d049:: with SMTP id n9mr74020979edo.39.1594408079419; Fri, 10 Jul 2020 12:07:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594408079; cv=none; d=google.com; s=arc-20160816; b=09yaPzhA03X93Qbyez7WBCx9HMMrEoHnwIv0k2bLAwjrs+fKlhUf4ckdBXm8BsC94R xgUxmNWsRaNoKu2RJeZC2ekwiuZJQday8LkwVxIyaSC/zFiuZ5z9uIN/G2XQqRxguBim ZvrXqPRDKiOaDrqKjisJ9r8PKopttfCBIUv7Yv0sa1fuyLUf5rJgb6oiB66wn7Y1e7It O1QRdJr5zSbmUDrnWnKmuQJX/fTP1zT4ysaUVm74ALJfioUnzQqWDyDNK4BxWl3ii6lz ZRkpwP6vkWyms9YjLaGP//e3RLc3t6h5jsjwGmvMlIiR277QyGs6ik4cB46xZWwUjlom Hquw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=sN1g4cqo1Aq2bCsd+grKG6xPau517lgjK4Sgbn4Xfds=; b=Dtef2iGz9EUZKTQDBezU3UYaqjksIv9QCwqXKwW7UuFy+GkjeMtLkrQUuuBkBOPdUm V5xRQlHE9dFtB0kD3kpJnZjxWgv8KvoFSPKMbE9PdcJezGG8mxf/iJf3ppTU697nB9Co 8nOeGJz4XrOJrM0DtFSyHewKxFxlt3a6IUtVW+74Dx88yjdq96wfdL3wcGGHqIriiuEi vzTXPjH83S3DWC5obyY7SPCiKPrh8mowfPhiOTtQMH2jkNz2F/1J/gKhbK3yp0UJkkAR fWgg+5f9cGbPNA3hWWMofejbuBJ1iPtYPkSLQGarb14K3n5duKj0Q9/9+2uQ8TSOh6pA 4hmw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=QGSgLCyD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n26si4293652ejs.214.2020.07.10.12.07.33; Fri, 10 Jul 2020 12:07:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=QGSgLCyD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727873AbgGJTDy (ORCPT + 99 others); Fri, 10 Jul 2020 15:03:54 -0400 Received: from fllv0016.ext.ti.com ([198.47.19.142]:50014 "EHLO fllv0016.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727910AbgGJTC3 (ORCPT ); Fri, 10 Jul 2020 15:02:29 -0400 Received: from lelv0265.itg.ti.com ([10.180.67.224]) by fllv0016.ext.ti.com (8.15.2/8.15.2) with ESMTP id 06AJ2Qhh024832; Fri, 10 Jul 2020 14:02:26 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1594407746; bh=sN1g4cqo1Aq2bCsd+grKG6xPau517lgjK4Sgbn4Xfds=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=QGSgLCyDHG6EeI6RSeYw5WPfkLrYertzg2+3ulwUn06bbt669Bp8YLJvo/vy/ayOI TgP21RfNl09LRhSNNLlMY2VwFcKpDMXJ3fVRDtLzdurbiI2GMI/AOube4iDe0KqHe0 oPTatyVZb32bITf5Ac+Uiigx/dyh6npbumfUiDjU= Received: from DLEE105.ent.ti.com (dlee105.ent.ti.com [157.170.170.35]) by lelv0265.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 06AJ2QU5102709 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Fri, 10 Jul 2020 14:02:26 -0500 Received: from DLEE100.ent.ti.com (157.170.170.30) by DLEE105.ent.ti.com (157.170.170.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3; Fri, 10 Jul 2020 14:02:26 -0500 Received: from fllv0039.itg.ti.com (10.64.41.19) by DLEE100.ent.ti.com (157.170.170.30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3 via Frontend Transport; Fri, 10 Jul 2020 14:02:26 -0500 Received: from a0230074-Latitude-E7470.ent.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0039.itg.ti.com (8.15.2/8.15.2) with ESMTP id 06AJ2Gm5043446; Fri, 10 Jul 2020 14:02:23 -0500 From: Faiz Abbas To: , , CC: , , , Subject: [PATCH 2/2] arm64: dts: ti: k3-am654-base-board: Add support for SD card Date: Sat, 11 Jul 2020 00:32:15 +0530 Message-ID: <20200710190215.30938-3-faiz_abbas@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200710190215.30938-1-faiz_abbas@ti.com> References: <20200710190215.30938-1-faiz_abbas@ti.com> MIME-Version: 1.0 Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org With silicon revision 2.0, add support for SD card on the am65x-evm. Boards with silicon revision 1.0 are susceptible to interface issues because of erratas i2025 and i2026[1] and are recommended to disable this node. [1] Am654x Silicon Revision 1.0 errata: https://www.ti.com/lit/pdf/sprz452 Signed-off-by: Faiz Abbas --- .../arm64/boot/dts/ti/k3-am654-base-board.dts | 24 +++++++++++++++++++ 1 file changed, 24 insertions(+) diff --git a/arch/arm64/boot/dts/ti/k3-am654-base-board.dts b/arch/arm64/boot/dts/ti/k3-am654-base-board.dts index 9fc7898a6a3b..84aeb4761ac0 100644 --- a/arch/arm64/boot/dts/ti/k3-am654-base-board.dts +++ b/arch/arm64/boot/dts/ti/k3-am654-base-board.dts @@ -167,6 +167,19 @@ >; }; + main_mmc1_pins_default: main_mmc1_pins_default { + pinctrl-single,pins = < + AM65X_IOPAD(0x02d4, PIN_INPUT_PULLDOWN, 0) /* (C27) MMC1_CLK */ + AM65X_IOPAD(0x02d8, PIN_INPUT_PULLUP, 0) /* (C28) MMC1_CMD */ + AM65X_IOPAD(0x02d0, PIN_INPUT_PULLUP, 0) /* (D28) MMC1_DAT0 */ + AM65X_IOPAD(0x02cc, PIN_INPUT_PULLUP, 0) /* (E27) MMC1_DAT1 */ + AM65X_IOPAD(0x02c8, PIN_INPUT_PULLUP, 0) /* (D26) MMC1_DAT2 */ + AM65X_IOPAD(0x02c4, PIN_INPUT_PULLUP, 0) /* (D27) MMC1_DAT3 */ + AM65X_IOPAD(0x02dc, PIN_INPUT_PULLUP, 0) /* (B24) MMC1_SDCD */ + AM65X_IOPAD(0x02e0, PIN_INPUT, 0) /* (C24) MMC1_SDWP */ + >; + }; + usb1_pins_default: usb1_pins_default { pinctrl-single,pins = < AM65X_IOPAD(0x02c0, PIN_OUTPUT, 0) /* (AC8) USB1_DRVVBUS */ @@ -299,6 +312,17 @@ ti,driver-strength-ohm = <50>; disable-wp; }; +/* + * Because of erratas i2025 and i2026 for silicon revision 1.0, the + * SD card interface might fail. Boards with sr1.0 are recommended to + * disable sdhci1 + */ +&sdhci1 { + pinctrl-names = "default"; + pinctrl-0 = <&main_mmc1_pins_default>; + ti,driver-strength-ohm = <50>; + disable-wp; +}; &dwc3_1 { status = "okay"; -- 2.17.1