Received: by 2002:a25:e74b:0:0:0:0:0 with SMTP id e72csp1865780ybh; Tue, 14 Jul 2020 09:15:31 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwZkcg2CEJM9Udd1yEyrijw6zpbq4kNOLIqAfWCCP3ImNum1VRkKgI19CJVgSiIdeMvf+Ll X-Received: by 2002:a05:6402:1c8f:: with SMTP id cy15mr5329450edb.308.1594743331358; Tue, 14 Jul 2020 09:15:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594743331; cv=none; d=google.com; s=arc-20160816; b=E11UzvjF88jY6KQrRAnYRt86KczEVSY+hzo9xeXNso8b4OawxeCwfViTo6sW42sTqc vOX2d4Xyi2JvxFAIVtC7x4TlDZZHfI/Ja6SkZb4f+iwGLPWMVef5oRKQGs9CIQ122Zdy 34lwsWiAZinIn55CFSq5mM5ArRmtnaO/yspyGnUwHY8AtpazlxPEMZAWmaoMRzJqwv/k WgjLoqDSOid4G9NMIeE5JnASXabZ6CQiVUV558f+seswm1ym8dcALiv5g4N4z4DsgmWX 1q7DioqpX+PgIAQZcYfGk4Rr+FGjJmgLThfr+zGmmUfXsiEzX/EbMUBiDzY+nBrqTKGo IDSg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=q1xgjjQc9+9CcsRjfIrKwOkPrjvSasorIlDgP97m0oo=; b=hTqSRBJnybbkl4xGkaFFVQwRZyfKt08xw4eU8M6CNnY5qFOsKj+xcim7uMd6jzVt30 c3J43gAE5wyISkNVZlhoIwAUvWTTrODkLYVjkiPaXDQamNMHdlLLxLzZM9+bMb7wdMhU XoznBB57aUXL/tqxNGlH+ZmUn6fHPJOsn/1fBoFjSTYHYROqc9XorgL1n46Uh87SLlcY tKOdYA9X+jqwDajF4BwZOJaweogZQrC6AGvq/6epnkWhvf1gpPo7VV1J5M2hGM6apJ4o 5o77ofJnP2CjHokba1AChuh1OtuU7vr1Fld5wcbSlqzdGgWYJ5D35ScEcybl0AQr935x x1NQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id r23si10883539edy.317.2020.07.14.09.15.08; Tue, 14 Jul 2020 09:15:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728561AbgGNQOA (ORCPT + 99 others); Tue, 14 Jul 2020 12:14:00 -0400 Received: from mga17.intel.com ([192.55.52.151]:13555 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728153AbgGNQOA (ORCPT ); Tue, 14 Jul 2020 12:14:00 -0400 IronPort-SDR: j3kr0dCLL6HnDRLgML3bUUPchyM04RxmLG/yK6nyYRUDdtnCbJHdqe2vIligRluvSxBLAAb91f n5uflYsQGF0w== X-IronPort-AV: E=McAfee;i="6000,8403,9681"; a="129030394" X-IronPort-AV: E=Sophos;i="5.75,350,1589266800"; d="scan'208";a="129030394" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 14 Jul 2020 09:13:57 -0700 IronPort-SDR: F1mVtnAzisnmV70Pv7CVDD1755nVp3KgQKYxi/unxQaaDlySYph8n4NjcQlOVEq1M4MDymjbiw LmSD7683LDLQ== X-IronPort-AV: E=Sophos;i="5.75,350,1589266800"; d="scan'208";a="485930637" Received: from yagellee-mobl.ger.corp.intel.com (HELO dalessan-mobl1.ir.intel.com) ([10.252.20.60]) by fmsmga005-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 14 Jul 2020 09:13:53 -0700 From: Daniele Alessandrelli To: linux-arm-kernel@lists.infradead.org, SoC Team , Rob Herring , Arnd Bergmann , Olof Johansson Cc: Daniele Alessandrelli , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Jassi Brar , Catalin Marinas , Will Deacon , "Paul J. Murphy" , Dinh Nguyen Subject: [PATCH v3 6/7] arm64: dts: keembay: Add device tree for Keem Bay SoC Date: Tue, 14 Jul 2020 17:13:04 +0100 Message-Id: <20200714161305.836348-7-daniele.alessandrelli@linux.intel.com> X-Mailer: git-send-email 2.26.2 In-Reply-To: <20200714161305.836348-1-daniele.alessandrelli@linux.intel.com> References: <20200714161305.836348-1-daniele.alessandrelli@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Daniele Alessandrelli Add initial device tree for Intel Movidius SoC code-named Keem Bay. This initial DT includes nodes for Cortex-A53 cores, UARTs, GIC, PSCI, and PMU. Reviewed-by: Dinh Nguyen Signed-off-by: Daniele Alessandrelli --- MAINTAINERS | 1 + arch/arm64/boot/dts/intel/keembay-soc.dtsi | 125 +++++++++++++++++++++ 2 files changed, 126 insertions(+) create mode 100644 arch/arm64/boot/dts/intel/keembay-soc.dtsi diff --git a/MAINTAINERS b/MAINTAINERS index b151d0fc0588..e5019c8487c8 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -1959,6 +1959,7 @@ M: Paul J. Murphy M: Daniele Alessandrelli S: Maintained F: Documentation/devicetree/bindings/arm/keembay.yaml +F: arch/arm64/boot/dts/intel/keembay-soc.dtsi F: include/dt-bindings/clock/keembay-clocks.h F: include/dt-bindings/power/keembay-power.h diff --git a/arch/arm64/boot/dts/intel/keembay-soc.dtsi b/arch/arm64/boot/dts/intel/keembay-soc.dtsi new file mode 100644 index 000000000000..57c67621ed63 --- /dev/null +++ b/arch/arm64/boot/dts/intel/keembay-soc.dtsi @@ -0,0 +1,125 @@ +// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) +/* + * Copyright (C) 2020, Intel Corporation. + * + * Device tree describing Keem Bay SoC. + */ + +#include +#include +#include + +/ { + interrupt-parent = <&gic>; + #address-cells = <2>; + #size-cells = <2>; + + cpus { + #address-cells = <1>; + #size-cells = <0>; + + cpu@0 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <0x0>; + enable-method = "psci"; + }; + + cpu@1 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <0x1>; + enable-method = "psci"; + }; + + cpu@2 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <0x2>; + enable-method = "psci"; + }; + + cpu@3 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <0x3>; + enable-method = "psci"; + }; + }; + + psci { + compatible = "arm,psci-0.2"; + method = "smc"; + }; + + gic: interrupt-controller@20500000 { + compatible = "arm,gic-v3"; + interrupt-controller; + #interrupt-cells = <3>; + reg = <0x0 0x20500000 0x0 0x20000>, /* GICD */ + <0x0 0x20580000 0x0 0x80000>; /* GICR */ + /* VGIC maintenance interrupt */ + interrupts = ; + }; + + timer { + compatible = "arm,armv8-timer"; + /* Secure, non-secure, virtual, and hypervisor */ + interrupts = , + , + , + ; + }; + + pmu { + compatible = "arm,armv8-pmuv3"; + interrupts = ; + }; + + soc { + compatible = "simple-bus"; + #address-cells = <2>; + #size-cells = <2>; + ranges; + + uart0: serial@20150000 { + compatible = "snps,dw-apb-uart"; + reg = <0x0 0x20150000 0x0 0x100>; + interrupts = ; + clock-frequency = <24000000>; + reg-shift = <2>; + reg-io-width = <4>; + status = "disabled"; + }; + + uart1: serial@20160000 { + compatible = "snps,dw-apb-uart"; + reg = <0x0 0x20160000 0x0 0x100>; + interrupts = ; + clock-frequency = <24000000>; + reg-shift = <2>; + reg-io-width = <4>; + status = "disabled"; + }; + + uart2: serial@20170000 { + compatible = "snps,dw-apb-uart"; + reg = <0x0 0x20170000 0x0 0x100>; + interrupts = ; + clock-frequency = <24000000>; + reg-shift = <2>; + reg-io-width = <4>; + status = "disabled"; + }; + + uart3: serial@20180000 { + compatible = "snps,dw-apb-uart"; + reg = <0x0 0x20180000 0x0 0x100>; + interrupts = ; + clock-frequency = <24000000>; + reg-shift = <2>; + reg-io-width = <4>; + status = "disabled"; + }; + }; +}; -- 2.26.2