Received: by 2002:a25:e74b:0:0:0:0:0 with SMTP id e72csp1296259ybh; Thu, 16 Jul 2020 08:20:36 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxASeECcv76TgsNAo9LrjvMMS/fEYi8RB98sr0QoL4DNSmcRabYOF4NLjRnBnYLssf7vYZV X-Received: by 2002:a17:906:7005:: with SMTP id n5mr4000659ejj.130.1594912836145; Thu, 16 Jul 2020 08:20:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594912836; cv=none; d=google.com; s=arc-20160816; b=DULFWjfJX0V6z9xTbuaLK1YSSyWkDA0nMcnOQWwsaZvv8Ai1lB0Q1LvtgkXLQ3tEX5 2PhU325KZvmVWbI3zpZNVeYwGj0gamhpr+P7LRsYlNQefeAxMV9K1rQnBYrN6TroLr3X 0O3ffDsYaSxs6GwxhVMbXJCX2r0xG7xDZPqfH/lmblagfcxnNSd6jTO+HmRib9P4P4Y0 +gIqW8VZbSCklJz+8nv3GtwNOvqnFuSnUOMWf+I7uhJ7/9/BHc2+/jInUTKfb2dTwyMO vUBRHMlOFxZaG+HExGkwe2lQTD9IY0LjWLFwOYjhccZlQtCFPsDxA8gtegapQvBqz5re rE8A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:ironport-sdr:ironport-sdr; bh=KK+QTe5WzlrYqUI8v+fWJpIj9AB96E2ir1svYrTAgaw=; b=WtjyA7XPEO2jx2P+S27jCDTBOj6gVoNxFlzab2ZOVohJRdMgYFdn5PXxGHCtbcC1dS xvWISGabMCuAZVzXFZoCuXK+JnId9anPy0CUWqSzMlYCWQ3zsDmN29NvzsgzN57MFTHk GyVikY7G//ofHE1cszWatcp/hLR5D6mRvmeoW8iLgzBDNWD580zOSouklbHqpjcx+sqt M216puMtSiP4sGS5CpzxLTbGTujC6p6F+wZZuH5xjipr+FjoJBYlmwEUXmKnyjaKKWoZ LLg4uDyUrmTMhvIgo/+/6vjEH8C9jPzOrQX1P3SZ/XXLTh4lTBEf0JE3sMjIGtZGhaL8 bNyw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e23si4065438ejl.663.2020.07.16.08.20.11; Thu, 16 Jul 2020 08:20:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728969AbgGPPTM (ORCPT + 99 others); Thu, 16 Jul 2020 11:19:12 -0400 Received: from mga18.intel.com ([134.134.136.126]:53787 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728515AbgGPPTJ (ORCPT ); Thu, 16 Jul 2020 11:19:09 -0400 IronPort-SDR: ZznJA+yO2UEgpm1NrWjosJfCO1KcJJJL2j5hUCC+2vxiu8U6kJdrF/ioL8oPqXpeiZh0vvfl9N Sl/wywB4k9MA== X-IronPort-AV: E=McAfee;i="6000,8403,9683"; a="136856006" X-IronPort-AV: E=Sophos;i="5.75,359,1589266800"; d="scan'208";a="136856006" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga006.fm.intel.com ([10.253.24.20]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 16 Jul 2020 08:19:08 -0700 IronPort-SDR: PK+xRiXdY0911E0R/9x3WABMpD1ZNP5Q2V+LAzXlU7D4PFL5WpIpSebiomL69Imw5BHMbWVLTz s3qWCqQVbUSA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.75,359,1589266800"; d="scan'208";a="486138548" Received: from thuang6-mobl.ccr.corp.intel.com (HELO rzhang1-mobile.ccr.corp.intel.com) ([10.249.173.59]) by fmsmga006.fm.intel.com with ESMTP; 16 Jul 2020 08:19:05 -0700 From: Zhang Rui To: peterz@infradead.org, mingo@redhat.com, acme@kernel.org Cc: mark.rutland@arm.com, alexander.shishkin@linux.intel.com, jolsa@redhat.com, namhyung@kernel.org, linux-kernel@vger.kernel.org, kan.liang@linux.intel.com, len.brown@intel.com Subject: [PATCH 3/3] perf/x86/rapl: Add support for Intel SPR platform Date: Thu, 16 Jul 2020 23:18:59 +0800 Message-Id: <20200716151859.6854-3-rui.zhang@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200716151859.6854-1-rui.zhang@intel.com> References: <20200716151859.6854-1-rui.zhang@intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Intel SPR platform uses fixed 16 bit energy unit for DRAM RAPL domain, and fixed 0 bit energy unit for Psys RAPL domain. After this, on SPR platform the energy counters appear in perf list. Signed-off-by: Zhang Rui Reviewed-by: Kan Liang Acked-by: Len Brown --- arch/x86/events/rapl.c | 20 ++++++++++++++++++++ 1 file changed, 20 insertions(+) diff --git a/arch/x86/events/rapl.c b/arch/x86/events/rapl.c index 5b3e11299c8d..731e3a32f723 100644 --- a/arch/x86/events/rapl.c +++ b/arch/x86/events/rapl.c @@ -133,6 +133,7 @@ struct rapl_pmus { enum rapl_unit_quirk { RAPL_UNIT_QUIRK_NONE, RAPL_UNIT_QUIRK_INTEL_HSW, + RAPL_UNIT_QUIRK_INTEL_SPR, }; struct rapl_model { @@ -627,6 +628,14 @@ static int rapl_check_hw_unit(struct rapl_model *rm) case RAPL_UNIT_QUIRK_INTEL_HSW: rapl_hw_unit[PERF_RAPL_RAM] = 16; break; + /* + * SPR shares the same DRAM domain energy unit as HSW, plus it + * also has a fixed energy unit for Psys domain. + */ + case RAPL_UNIT_QUIRK_INTEL_SPR: + rapl_hw_unit[PERF_RAPL_RAM] = 16; + rapl_hw_unit[PERF_RAPL_PSYS] = 0; + break; default: break; } @@ -757,6 +766,16 @@ static struct rapl_model model_skl = { .rapl_msrs = intel_rapl_msrs, }; +static struct rapl_model model_spr = { + .events = BIT(PERF_RAPL_PP0) | + BIT(PERF_RAPL_PKG) | + BIT(PERF_RAPL_RAM) | + BIT(PERF_RAPL_PSYS), + .unit_quirk = RAPL_UNIT_QUIRK_INTEL_SPR, + .msr_power_unit = MSR_RAPL_POWER_UNIT, + .rapl_msrs = intel_rapl_msrs, +}; + static struct rapl_model model_amd_fam17h = { .events = BIT(PERF_RAPL_PKG), .msr_power_unit = MSR_AMD_RAPL_POWER_UNIT, @@ -793,6 +812,7 @@ static const struct x86_cpu_id rapl_model_match[] __initconst = { X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_X, &model_hsx), X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE_L, &model_skl), X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE, &model_skl), + X86_MATCH_INTEL_FAM6_MODEL(SAPPHIRERAPIDS_X, &model_spr), X86_MATCH_VENDOR_FAM(AMD, 0x17, &model_amd_fam17h), {}, }; -- 2.17.1