Received: by 2002:a25:e74b:0:0:0:0:0 with SMTP id e72csp1756626ybh; Thu, 16 Jul 2020 23:33:35 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwdnqWHTL3rg5hE9RgPjTFGOUQjbWDQaTAURg+fLEOxOwkU/le0YUmMhu2vew5YF2ip9N76 X-Received: by 2002:aa7:c305:: with SMTP id l5mr8013017edq.163.1594967614781; Thu, 16 Jul 2020 23:33:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594967614; cv=none; d=google.com; s=arc-20160816; b=bqp10Tn1CBV/2Q9lhnTnUOTQYhNU5BHXKoBUjTgdsGu4bAX3s3hc4KIUlhggyLEZNi PoRofLap2lW8dmMFwc9VW2TpPtNmnd+il3DTdVtmq0Bp0+gMXDsuqAEWZakhXD9YKR7+ TPglGForQl9Vw5CgHqRWP0FFFD6w945YDXj5plDdZkF1Hu3S18tZxH7av2UFLMFdXUfX aeHl3uARMnrKt1G93kgs/CuSQWfCudNq1ivWpInVWFiZnQLw+0UgMRcXY6x/oSYhgiQx ZAn3KHSaBBlTicFwYjqbr4MMcGUWVi6P4cWq6LcTbLb+uZdoASb6/a+KoBe/vXuAj9Pi l2Jw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from:ironport-sdr :ironport-sdr; bh=s8dhqEf4S7lJTsY8Irnq/2D1YLuF2OjfLBjT1gurFnI=; b=rZwvPwfuUxwBViyI821btjAfq0h8Jcz+eYqcjB3TzOIJjQFhjCF1bc8YZk6fFYitAl gLmwi6c/Ny+cE+EYaP/j+Q9stBBMnUnbxna1sjPAMTuhblRRlmrDZxztXGynT5uZpG8/ rfLRw7FASCvsaTgTlnwTqO0YpbHWckQjXyBCrt13gF/WAlSanF5sjeQmohcNZl//uOnG yUHYWo+gFtGm2kZOtQHgHSN1U3qtSvbZ4tug2a62EApiysrckAb/WF32zk26Wr+YfkKB 4UmqJprLZI1tJSL9RhWI7i/oooNYS9ScyEvDOg0nIsaNQpUyOOWfkKKI668pd0DL3MNd tQ/g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g18si4489391ejp.681.2020.07.16.23.33.12; Thu, 16 Jul 2020 23:33:34 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727120AbgGQGay (ORCPT + 99 others); Fri, 17 Jul 2020 02:30:54 -0400 Received: from mga17.intel.com ([192.55.52.151]:14787 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727101AbgGQGaw (ORCPT ); Fri, 17 Jul 2020 02:30:52 -0400 IronPort-SDR: uzS0TD6B21pV16xgw8Do8UrpqMuPUqMOuwGZPSml/ROs6qvZJE1rSC/uYQ6/6Ar1c05B+hFYZL wdh5qxelXM/g== X-IronPort-AV: E=McAfee;i="6000,8403,9684"; a="129628442" X-IronPort-AV: E=Sophos;i="5.75,362,1589266800"; d="scan'208";a="129628442" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga006.jf.intel.com ([10.7.209.51]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 16 Jul 2020 23:30:52 -0700 IronPort-SDR: cXIFy7m6qxhxxvPuJ9gLngO1xOBoInB2sY2ldmdJEEVUx98aQgPx/e0X0wtihrQXlA22f74xlA wqCGwwcu9zyg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.75,362,1589266800"; d="scan'208";a="286724536" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga006.jf.intel.com with ESMTP; 16 Jul 2020 23:30:48 -0700 From: Dilip Kota To: broonie@kernel.org, robh@kernel.org, linux-spi@vger.kernel.org, devicetree@vger.kernel.org Cc: linux-kernel@vger.kernel.org, daniel.schwierzeck@gmail.com, hauke@hauke-m.de, andriy.shevchenko@intel.com, cheol.yong.kim@intel.com, chuanhua.lei@linux.intel.com, qi-ming.wu@intel.com, Dilip Kota Subject: [PATCH v2 7/8] dt-bindings: spi: Add support to Lightning Mountain SoC Date: Fri, 17 Jul 2020 14:27:56 +0800 Message-Id: <7d644e5d03ef534f719763e5c823c1673e53d1a5.1594957019.git.eswara.kota@linux.intel.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support to SPI controller on Intel Atom based Lightning Mountain SoC which reuses the Lantiq SPI controller IP. Signed-off-by: Dilip Kota Reviewed-by: Rob Herring --- .../devicetree/bindings/spi/spi-lantiq-ssc.txt | 21 +++++++++++++++++++-- 1 file changed, 19 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt b/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt index ce3230c8e28dc..76a3dd35f7960 100644 --- a/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt +++ b/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt @@ -1,11 +1,17 @@ Lantiq Synchronous Serial Controller (SSC) SPI master driver Required properties: -- compatible: "lantiq,ase-spi", "lantiq,falcon-spi", "lantiq,xrx100-spi" +- compatible: "lantiq,ase-spi", "lantiq,falcon-spi", "lantiq,xrx100-spi", + "intel,lgm-spi" - #address-cells: see spi-bus.txt - #size-cells: see spi-bus.txt - reg: address and length of the spi master registers -- interrupts: should contain the "spi_rx", "spi_tx" and "spi_err" interrupt. +- interrupts: + For compatible "intel,lgm-ssc" - the common interrupt number for + all of tx rx & err interrupts. + or + For rest of the compatibles, should contain the "spi_rx", "spi_tx" and + "spi_err" interrupt. Optional properties: @@ -27,3 +33,14 @@ spi: spi@e100800 { num-cs = <6>; base-cs = <1>; }; + +ssc0: spi@e0800000 { + compatible = "intel,lgm-spi"; + reg = <0xe0800000 0x400>; + interrupt-parent = <&ioapic1>; + interrupts = <35 1>; + #address-cells = <1>; + #size-cells = <0>; + clocks = <&cgu0 LGM_CLK_NGI>, <&cgu0 LGM_GCLK_SSC0>; + clock-names = "freq", "gate"; +}; -- 2.11.0