Received: by 2002:a25:ca44:0:0:0:0:0 with SMTP id a65csp873520ybg; Mon, 27 Jul 2020 01:43:20 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzHob43jyCuB+81xpnoFUxjzaH7LXm5HJ/crBOg7sDS5Qn2+tn+0nmYKx90yqFB4e6nOtos X-Received: by 2002:a05:6402:1457:: with SMTP id d23mr8427732edx.149.1595839400631; Mon, 27 Jul 2020 01:43:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1595839400; cv=none; d=google.com; s=arc-20160816; b=A9I9vmF3Cm+OyEbafoNWQAlzKMxhmrIA86zm0K5lPoQDJcO598bHGXqgat6mUGjwCs vkKMtzi7DXPpY41PXca1F34OVcnJEhJYxy0zK0gruaC+VanZh5sjCO/s+cVHQLAo9XWL mFVlblhDkQdFZ3Z6h2puJouabBNkIF6eW/9bCjFvZrPBS+b5KiAE7p8rClFILBSxrpMQ WJ7CiyKzrk9mij0/wsV1kO1atYwPmPQp5foPE7MlblkTB6RfYOfjMaSszE4117rms/M2 t67AN7KfF+Gib24HItdJi2eu0lgUQoWwdfwn1wTNxuipUwiL+mbm1QXdyiYKKiwEZ2p/ 8lDg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=qvHvjQ/9R1tM/nQs49+9GniDMlRnQzCqqFO6S2q5ki4=; b=cDz9A079TridT30n8jCIwU3ckdn9ZRMUFp0lVlNqoTyv477IkdHTkqs+o7q/cbA3hQ 1eoMyJC6IpWaEYWnWVNdWL3HFjRaV8FMI2rM8EQyHGAH9Wkv7lIMrVjnEL37TFdtLKH4 23ikH3hYJSmlBZ7zVS9W0G9IIa6VWXhtJEEG+UYeUOWGfaSBQWS2m/scIXWJQ+WaGK6S wNkTSKN0fE6/Y+8F9/9pezdNGGYJZwW8hWOWGx9I/DZF/P1DuWLDaufmzmSY4LRkfXmL aGqSDzA4ajQY85aIXva9mq95VYpoj5TVh2tNgftu9vCynObeCHyBq9dFKHFtNGH60tMf 9gUA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=E7aBpp2G; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y20si3613909edi.46.2020.07.27.01.42.58; Mon, 27 Jul 2020 01:43:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=E7aBpp2G; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726741AbgG0Im3 (ORCPT + 99 others); Mon, 27 Jul 2020 04:42:29 -0400 Received: from esa6.microchip.iphmx.com ([216.71.154.253]:13812 "EHLO esa6.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726139AbgG0Im2 (ORCPT ); Mon, 27 Jul 2020 04:42:28 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1595839348; x=1627375348; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=RyekHf9PTbvp3fuwGs708MmQ2N0YRbLmfccGpS+k+FU=; b=E7aBpp2Gn2THUAXn0LuswSgx66q7E5+IIcM1UCnaapHbUIjMCQoOWPQt 2utv6A1G4LmF0aTXHnBkgbX12jq8Z46hAsa++H8Ye2JZ50aIoHRR0MZUZ pTJfO1HvG8KsavnQO7Hm0M7FOa9aP/rc1i5c4JRsWJGqZgVpcEn5q2JhS GQScz3KTlfvO/Fu7W/gok8Ig7f2TG2IwrAgJTY9nbBl2TpxAn12yHEXsd fYAtGR3/WmLz8ID2U8GzPfcJfb8HQSOs2H8a/u1OMgWf6j0/22km4JFgj L/HbP2rpXTn1PifhIzEht4q1s9tqjflMOVIM7SuvY4vf/qe6A62Rr3CZJ w==; IronPort-SDR: bV13+eKFCROiP0E00EoFFWkQoiMTZhrFy2cIPmPM+cVHpeXnjlenB86LH9r+Igl/3RHMvQpJHd Fq1ckb5/9i7zpXNg4EyqxHvdKuDYs8v4Bvktq4yaWMBultfJyfdRYWuZuhYariQL60chw411aL dacosSLLhi6333D9zqQsS2ppHoVQMghaiH7ucelo3ONf2SCy/+j/uj2TMe+ZDsv/qDM0Om8ZOI H1lnPsqjJExNOJd+Q6bv1WLap3fpoFTmeP5BdTBNyRRbVnEzO1zhHQMn9af8/pMOmlaipyIP37 NLM= X-IronPort-AV: E=Sophos;i="5.75,402,1589266800"; d="scan'208";a="20643697" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa6.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 27 Jul 2020 01:42:27 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Mon, 27 Jul 2020 01:42:26 -0700 Received: from soft-dev15.microsemi.net (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Mon, 27 Jul 2020 01:42:23 -0700 From: Lars Povlsen To: SoC Team , Arnd Bergmann , Stephen Boyd , Linus Walleij CC: Lars Povlsen , Steen Hegelund , Microchip Linux Driver Support , Olof Johansson , "Michael Turquette" , , , , , , Alexandre Belloni , Rob Herring Subject: [PATCH v4 01/10] dt-bindings: arm: sparx5: Add documentation for Microchip Sparx5 SoC Date: Mon, 27 Jul 2020 10:42:02 +0200 Message-ID: <20200727084211.6632-2-lars.povlsen@microchip.com> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20200727084211.6632-1-lars.povlsen@microchip.com> References: <20200727084211.6632-1-lars.povlsen@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds the main Sparx5 SoC DT documentation file, with information abut the supported board types. Signed-off-by: Lars Povlsen Reviewed-by: Rob Herring --- .../bindings/arm/microchip,sparx5.yaml | 65 +++++++++++++++++++ .../devicetree/bindings/mfd/syscon.yaml | 1 + 2 files changed, 66 insertions(+) create mode 100644 Documentation/devicetree/bindings/arm/microchip,sparx5.yaml diff --git a/Documentation/devicetree/bindings/arm/microchip,sparx5.yaml b/Documentation/devicetree/bindings/arm/microchip,sparx5.yaml new file mode 100644 index 0000000000000..ecf6fa12e6ad2 --- /dev/null +++ b/Documentation/devicetree/bindings/arm/microchip,sparx5.yaml @@ -0,0 +1,65 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/arm/microchip,sparx5.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Microchip Sparx5 Boards Device Tree Bindings + +maintainers: + - Lars Povlsen + +description: |+ + The Microchip Sparx5 SoC is a ARMv8-based used in a family of + gigabit TSN-capable gigabit switches. + + The SparX-5 Ethernet switch family provides a rich set of switching + features such as advanced TCAM-based VLAN and QoS processing + enabling delivery of differentiated services, and security through + TCAM-based frame processing using versatile content aware processor + (VCAP) + +properties: + $nodename: + const: '/' + compatible: + oneOf: + - description: The Sparx5 pcb125 board is a modular board, + which has both spi-nor and eMMC storage. The modular design + allows for connection of different network ports. + items: + - const: microchip,sparx5-pcb125 + - const: microchip,sparx5 + + - description: The Sparx5 pcb134 is a pizzabox form factor + gigabit switch with 20 SFP ports. It features spi-nor and + either spi-nand or eMMC storage (mount option). + items: + - const: microchip,sparx5-pcb134 + - const: microchip,sparx5 + + - description: The Sparx5 pcb135 is a pizzabox form factor + gigabit switch with 48+4 Cu ports. It features spi-nor and + either spi-nand or eMMC storage (mount option). + items: + - const: microchip,sparx5-pcb135 + - const: microchip,sparx5 + + axi@600000000: + type: object + description: the root node in the Sparx5 platforms must contain + an axi bus child node. They are always at physical address + 0x600000000 in all the Sparx5 variants. + properties: + compatible: + items: + - const: simple-bus + + required: + - compatible + +required: + - compatible + - axi@600000000 + +... diff --git a/Documentation/devicetree/bindings/mfd/syscon.yaml b/Documentation/devicetree/bindings/mfd/syscon.yaml index 19bdaf781853b..f3fba860d3cc5 100644 --- a/Documentation/devicetree/bindings/mfd/syscon.yaml +++ b/Documentation/devicetree/bindings/mfd/syscon.yaml @@ -38,6 +38,7 @@ properties: - allwinner,sun8i-h3-system-controller - allwinner,sun8i-v3s-system-controller - allwinner,sun50i-a64-system-controller + - microchip,sparx5-cpu-syscon - const: syscon -- 2.27.0