Received: by 2002:a05:6a10:a0d1:0:0:0:0 with SMTP id j17csp2153406pxa; Mon, 3 Aug 2020 08:45:37 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyLopg2O7U0w6uZbfBwc0eUqgWjMhKgcxzEuNfIRQFJKM4l4m+W8fD0GSoqApV0ic1eWrGL X-Received: by 2002:a17:906:d8b6:: with SMTP id qc22mr18333651ejb.468.1596469536951; Mon, 03 Aug 2020 08:45:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1596469536; cv=none; d=google.com; s=arc-20160816; b=ztMHcT0BTwuWhnDNJfJ2NZ7XNVQPgeEBFvAoE9WZX0cBM50Xj7fpkpzyo5C6OL7dfj 0aLFMAG+Dm//En9EFooF7G1rWxLz2mxIYqpVpKJzgFSXrpsoxDWxF371qD2TlfglD2KR 3uLcvatVyj66rVfTLxMTjWOvfNE5lwR+xcytFAkQkeATydjpfeS2gWFjWZOcGDddoI+j 1HNRiDjBw7iyPOaL9PQR28Y++bvJMx0w48RfnNJhkxEMZnIiqPdNy4Qz2QCczkCpke7w un4RqSAvfROkrf36qBFKdsDgonMQ/QbeVVLmSQpdxMH4ECOjkmu/rAZEZ+Rdkcl7mjJH E3Fg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=BnlKr3cpHbqR2/ypGaWrf+nRHayXIJrs4Q9+28+PHhQ=; b=ylDAZ4YYVWmii5tThtG4aXYxR8dhhDDnmyGqbnWX5S+rK86b0on8/jYYDKUhboJ1+c Vz7TK5l3npsM6TPQK2nTfdCIBG54s2dEMSUOLTNnAHG5IyF4D9/YIDaSb7aKIBg/ztyJ g1lvgCklNFlgD9vu0VVwKPunIlDfHXnSi5HktQZydhVQoz/BAG4uhU+EH1+nH4K7BEbh REvwXwr4ge8nNeJJIYn/e+jrwQsfKQ6WFEXFMaM64yjFw8Zqz/TDMrZL9/UeKQ4Skrrg 8VSiNAmPJi/2qujLC5BOfK2zFlbswVU48zd0z/lpDea9S7nKKlMHzg109wiTFQyE4htP rrmQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=LcyTZiro; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y24si10370965eds.240.2020.08.03.08.45.14; Mon, 03 Aug 2020 08:45:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=LcyTZiro; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728092AbgHCPmi (ORCPT + 99 others); Mon, 3 Aug 2020 11:42:38 -0400 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:1761 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727959AbgHCPme (ORCPT ); Mon, 3 Aug 2020 11:42:34 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Mon, 03 Aug 2020 08:42:20 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Mon, 03 Aug 2020 08:42:33 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Mon, 03 Aug 2020 08:42:33 -0700 Received: from HQMAIL109.nvidia.com (172.20.187.15) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Mon, 3 Aug 2020 15:42:33 +0000 Received: from hqnvemgw03.nvidia.com (10.124.88.68) by HQMAIL109.nvidia.com (172.20.187.15) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Mon, 3 Aug 2020 15:42:33 +0000 Received: from skomatineni-linux.nvidia.com (Not Verified[10.2.167.221]) by hqnvemgw03.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Mon, 03 Aug 2020 08:42:32 -0700 From: Sowjanya Komatineni To: , , , , , , , CC: , , , , , Subject: [PATCH v8 04/10] dt-bindings: tegra: Update VI and CSI bindings with port info Date: Mon, 3 Aug 2020 08:42:20 -0700 Message-ID: <1596469346-937-5-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1596469346-937-1-git-send-email-skomatineni@nvidia.com> References: <1596469346-937-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1596469340; bh=BnlKr3cpHbqR2/ypGaWrf+nRHayXIJrs4Q9+28+PHhQ=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=LcyTZiroSrdMumdWZE2Xxms+0a0NW2LiYzv2v5ESU6LwgkM3LcEjbEthffiAKj5rK 97H9n9QyYvbBuuClkIcwNq34D4d8wTRMgt7E4a+2zLdxLOxAXsPF3VxsQXPE6pE0qO UdPtByF+HsHzBUIT1UCiK6l6OBjkliL2JYxQwakjZlhNdppQn4uJI3okknaZibUWbN F78bgLTI/FBOn06gSuKWlq4D1ABOHvn6zuDykUeO3yyLd5zdE66HTp5C4+Z2U9Oc6I Jwqlx3C8if8N2lyahir+HAZ4iseieGHPeEU1LbcPsNsGzbAGEoFi7gbg2vRjtiypIr rVJ0mEdyA5JKw== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update VI and CSI bindings to add port and endpoint nodes as per media video-interfaces DT binding document. Acked-by: Rob Herring Signed-off-by: Sowjanya Komatineni --- .../display/tegra/nvidia,tegra20-host1x.txt | 92 +++++++++++++++++++++- 1 file changed, 90 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/display/tegra/nvidia,tegra20-host1x.txt b/Documentation/devicetree/bindings/display/tegra/nvidia,tegra20-host1x.txt index 4731921..ac63ae4a 100644 --- a/Documentation/devicetree/bindings/display/tegra/nvidia,tegra20-host1x.txt +++ b/Documentation/devicetree/bindings/display/tegra/nvidia,tegra20-host1x.txt @@ -51,8 +51,16 @@ of the following host1x client modules: - vi - Tegra210: - power-domains: Must include venc powergate node as vi is in VE partition. - - Tegra210 has CSI part of VI sharing same host interface and register space. - So, VI device node should have CSI child node. + + ports (optional node) + vi can have optional ports node and max 6 ports are supported. Each port + should have single 'endpoint' child node. All port nodes are grouped under + ports node. Please refer to the bindings defined in + Documentation/devicetree/bindings/media/video-interfaces.txt + + csi (required node) + Tegra210 has CSI part of VI sharing same host interface and register space. + So, VI device node should have CSI child node. - csi: mipi csi interface to vi @@ -65,6 +73,46 @@ of the following host1x client modules: - power-domains: Must include sor powergate node as csicil is in SOR partition. + channel (optional nodes) + Maximum 6 channels are supported with each csi brick as either x4 or x2 + based on hw connectivity to sensor. + + Required properties: + - reg: csi port number. Valid port numbers are 0 through 5. + - nvidia,mipi-calibrate: Should contain a phandle and a specifier + specifying which pads are used by this CSI port and need to be + calibrated. See also ../display/tegra/nvidia,tegra114-mipi.txt. + + Each channel node must contain 2 port nodes which can be grouped + under 'ports' node and each port should have a single child 'endpoint' + node. + + ports node + Please refer to the bindings defined in + Documentation/devicetree/bindings/media/video-interfaces.txt + + ports node must contain below 2 port nodes. + port@0 with single child 'endpoint' node always a sink. + port@1 with single child 'endpoint' node always a source. + + port@0 (required node) + Required properties: + - reg: 0 + + endpoint (required node) + Required properties: + - data-lanes: an array of data lane from 1 to 4. Valid array + lengths are 1/2/4. + - remote-endpoint: phandle to sensor 'endpoint' node. + + port@1 (required node) + Required properties: + - reg: 1 + + endpoint (required node) + Required properties: + - remote-endpoint: phandle to vi port 'endpoint' node. + - epp: encoder pre-processor Required properties: @@ -340,6 +388,18 @@ Example: ranges = <0x0 0x0 0x54080000 0x2000>; + ports { + #address-cells = <1>; + #size-cells = <0>; + + port@0 { + reg = <0>; + imx219_vi_in0: endpoint { + remote-endpoint = <&imx219_csi_out0>; + }; + }; + }; + csi@838 { compatible = "nvidia,tegra210-csi"; reg = <0x838 0x1300>; @@ -362,6 +422,34 @@ Example: <&tegra_car TEGRA210_CLK_CSI_TPG>; clock-names = "csi", "cilab", "cilcd", "cile", "csi_tpg"; power-domains = <&pd_sor>; + + #address-cells = <1>; + #size-cells = <0>; + + channel@0 { + reg = <0>; + nvidia,mipi-calibrate = <&mipi 0x001>; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + port@0 { + reg = <0>; + imx219_csi_in0: endpoint { + data-lanes = <1 2>; + remote-endpoint = <&imx219_out0>; + }; + }; + + port@1 { + reg = <1>; + imx219_csi_out0: endpoint { + remote-endpoint = <&imx219_vi_in0>; + }; + }; + }; + }; }; }; -- 2.7.4