Received: by 2002:a05:6a10:a0d1:0:0:0:0 with SMTP id j17csp2226804pxa; Fri, 7 Aug 2020 06:25:42 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyZWGxMESDZL+NlqPpCLXJ8V24+fgpJNl8++RCT7uvFiU8gUOiZsAewt496AohWrYWWiFJJ X-Received: by 2002:a17:907:41dc:: with SMTP id og20mr9661528ejb.183.1596806742441; Fri, 07 Aug 2020 06:25:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1596806742; cv=none; d=google.com; s=arc-20160816; b=yqi1fjFzwv2JWXgPWixT2j/2PUKM0Ex8BcJAID24PiurSD5D3sIdf1/QxLIYOCJVc3 uCdjuANaZ/I7OIdvbmwMm8AOlreKP9D8eyslsRqtEmP4Opy5fokVZ8WVBTE9wryt3Tdz 7KzzlbOLs2yDdLmxDFTaSXufotNAdEjNntFO20VYdnyZC4BoHjLywJ/rGHjBftVYM2yt h0DUzlxC1DyMZgV/KMFcmbb1i0lq+OuDJeo0wYi2JNq/12aJi2lTR9MZrFzLH8wtrvha r8ULzMw7daWohyrXOJyOfgXqCjOLhHTRxDmD8fU3uURT+uQCUwk4aBVbHe78ZkWKZwGY 73kQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=mE1wqTxELRNPQTfYyhL4N0dM8TmqK0GssCG2esZg2As=; b=rVjvAQBWmY5O4YQRNtKGpn5jJ0akjCSZt3ov+qt7r/cb3iym9ZsXS7P9OiXJs5DvFd uIeps414ORwpntAlrfQz5faC0AQT6Wr6sri8k2lhiLVBhFPrObY+7Xaq4zCmookIfL82 an4GlOJk8UnBbn0rbsJ1cVGYjnuTr5xf4a3RZMHb49+WNwsft8CKiRj5ACSQLKVK1B2D dh4AhKfp401IQdaP+2Af5+dQsxDRaovRrSw8T5Kqdz+Jk2ydbY3npOspG/quYoRZ1QdU LZBhB8cg+FeyivaeOVIG8tSiqmY6SSqxschrv6KmDDZZoGm3q8m2tul7bo1ODdwh7ghZ +I7Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=nOkBad9E; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id h23si5761029ejx.550.2020.08.07.06.25.19; Fri, 07 Aug 2020 06:25:42 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=nOkBad9E; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726204AbgHGNYP (ORCPT + 99 others); Fri, 7 Aug 2020 09:24:15 -0400 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:9036 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726015AbgHGNXq (ORCPT ); Fri, 7 Aug 2020 09:23:46 -0400 Received: from pps.filterd (m0046660.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.42/8.16.0.42) with SMTP id 077DMlKn021979; Fri, 7 Aug 2020 15:23:31 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=STMicroelectronics; bh=mE1wqTxELRNPQTfYyhL4N0dM8TmqK0GssCG2esZg2As=; b=nOkBad9EIPgQ072yeVaO8IE2Wx2kICo9Cehm76ZFBoGpGUVRUaZ2dADQBGevJicdTfqk oVyipLx7VA/XyNbo4DnRkKVzwu+MJaJbIKdyKRPTt+JP3qPE/CEzkLXI/NBiNevfj44F nD/HFTSfjF0DorqfaBkd6LYxsa4kCgB9/6Sv+vYhU3x1HDUnJZQXu3PD+PZZqmdtoLf4 Q+jWqvkSCpD1JcQ6onobClffx1NiDRuX5hJPHXXcLbTh8unp3cqUYEK9HKohZgVfzzlA XgPYJ5qHHS7h9mJ/ZAzyNoXtuF9D3qpRP1ZAVErA4M1oAPrnis+gUb8Nj22kUq7foudM 4g== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 32n6j02e9q-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 07 Aug 2020 15:23:31 +0200 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 63932100038; Fri, 7 Aug 2020 15:23:31 +0200 (CEST) Received: from Webmail-eu.st.com (sfhdag3node2.st.com [10.75.127.8]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 592BC2B8A02; Fri, 7 Aug 2020 15:23:31 +0200 (CEST) Received: from localhost (10.75.127.50) by SFHDAG3NODE2.st.com (10.75.127.8) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Fri, 7 Aug 2020 15:23:31 +0200 From: Alain Volmat To: , CC: , , , , , , , Subject: [PATCH 4/5] spi: stm32: fixes suspend/resume management Date: Fri, 7 Aug 2020 15:21:24 +0200 Message-ID: <1596806485-3810-5-git-send-email-alain.volmat@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1596806485-3810-1-git-send-email-alain.volmat@st.com> References: <1596806485-3810-1-git-send-email-alain.volmat@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.50] X-ClientProxiedBy: SFHDAG7NODE2.st.com (10.75.127.20) To SFHDAG3NODE2.st.com (10.75.127.8) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.235,18.0.687 definitions=2020-08-07_09:2020-08-06,2020-08-07 signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Amelie Delaunay This patch adds pinctrl power management, and reconfigure spi controller in case of resume. Fixes: 038ac869c9d2 ("spi: stm32: add runtime PM support") Signed-off-by: Amelie Delaunay Signed-off-by: Alain Volmat --- drivers/spi/spi-stm32.c | 27 ++++++++++++++++++++++++--- 1 file changed, 24 insertions(+), 3 deletions(-) diff --git a/drivers/spi/spi-stm32.c b/drivers/spi/spi-stm32.c index bdd4e70c3f10..e196dbc5c432 100644 --- a/drivers/spi/spi-stm32.c +++ b/drivers/spi/spi-stm32.c @@ -13,6 +13,7 @@ #include #include #include +#include #include #include #include @@ -2004,6 +2005,8 @@ static int stm32_spi_remove(struct platform_device *pdev) pm_runtime_disable(&pdev->dev); + pinctrl_pm_select_sleep_state(&pdev->dev); + return 0; } @@ -2015,13 +2018,18 @@ static int stm32_spi_runtime_suspend(struct device *dev) clk_disable_unprepare(spi->clk); - return 0; + return pinctrl_pm_select_sleep_state(dev); } static int stm32_spi_runtime_resume(struct device *dev) { struct spi_master *master = dev_get_drvdata(dev); struct stm32_spi *spi = spi_master_get_devdata(master); + int ret; + + ret = pinctrl_pm_select_default_state(dev); + if (ret) + return ret; return clk_prepare_enable(spi->clk); } @@ -2051,10 +2059,23 @@ static int stm32_spi_resume(struct device *dev) return ret; ret = spi_master_resume(master); - if (ret) + if (ret) { clk_disable_unprepare(spi->clk); + return ret; + } - return ret; + ret = pm_runtime_get_sync(dev); + if (ret) { + dev_err(dev, "Unable to power device:%d\n", ret); + return ret; + } + + spi->cfg->config(spi); + + pm_runtime_mark_last_busy(dev); + pm_runtime_put_autosuspend(dev); + + return 0; } #endif -- 2.7.4