Received: by 2002:a05:6a10:a0d1:0:0:0:0 with SMTP id j17csp4509563pxa; Mon, 10 Aug 2020 10:46:03 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxbbYbHJwyUDLJlLQyZlTGDonPtc3nbe6zX3yj3x2cjgjTURaV0HojDnDbc7hlv1xp0cVxR X-Received: by 2002:a17:906:4d4f:: with SMTP id b15mr22323878ejv.534.1597081562250; Mon, 10 Aug 2020 10:46:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1597081562; cv=none; d=google.com; s=arc-20160816; b=RRZZjOUU2QLTergKIFeeUO2WDy70PWHKS54gpuyang0dbCcHKkill3FD6lStzKtnyi Y4OC6r0V1BXEmQNqtCto4dcpT31xOZYmIr0fb/MQb++WMZSJUuoXdfrfaQVfRDG/whrY c/8RE2v9W2s6uPVPxRU4OxoLCYug+voNxF16Kw4aVP5K+qqACD2INDBgVRK72anTXZ61 /M/1PlZMWJqW3annpasCs8huDX6lxOUGpXCbmHYJsI6A2CikaTvBIbibP97dj3AWPmmG hFeXtVaZnMnGzqiKyq5SmOHoJJsZjuKjXJqN0Jb03lsmPgO5M+ohSEZ5xn9akRBgziuz vvaA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=QLHL8ToF1hs5PSAgxmTdeCyATqVfhgd39pCWEYFCG0I=; b=ckcDguFFP+QfO0lB51x4YrtO+y9KczBZmIT2KOV87ua8JShIxWB+muuVXpqUIclzgd pCTKtIi1lHOOMRr7l7wiC4VC57YED9gQ13x6jMxNliiBsrnGCVWf0E20IWi6827O+2Cy /gSC4wQ7M8BPKsIwKiUpmWexM3Gc8gFY2z8EUjnYCErRUmmEsSldbmHcz4aReyLMyzx6 Bf4ekVimJ0kFLie/unRS+FlgUXYrc6VpR+wWQVmrmQqiQubqI7TEAV/m+0jcdGR0UMS+ gjWr1bYhc8pB7W3KDl/rB3V/EyJTE1pSZLii/csl08oFrzPP1wZWJYmYKRe3IbPwrq8U dX9w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id u22si5334114eja.418.2020.08.10.10.45.38; Mon, 10 Aug 2020 10:46:02 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728132AbgHJRm1 (ORCPT + 99 others); Mon, 10 Aug 2020 13:42:27 -0400 Received: from relmlor1.renesas.com ([210.160.252.171]:53923 "EHLO relmlie5.idc.renesas.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1728087AbgHJRmV (ORCPT ); Mon, 10 Aug 2020 13:42:21 -0400 X-IronPort-AV: E=Sophos;i="5.75,458,1589209200"; d="scan'208";a="54307985" Received: from unknown (HELO relmlir6.idc.renesas.com) ([10.200.68.152]) by relmlie5.idc.renesas.com with ESMTP; 11 Aug 2020 02:42:20 +0900 Received: from localhost.localdomain (unknown [10.226.36.204]) by relmlir6.idc.renesas.com (Postfix) with ESMTP id DFE3040B1007; Tue, 11 Aug 2020 02:42:17 +0900 (JST) From: Lad Prabhakar To: Geert Uytterhoeven , Rob Herring , Marek Vasut , Yoshihiro Shimoda , Bjorn Helgaas , linux-renesas-soc@vger.kernel.org, devicetree@vger.kernel.org Cc: linux-pci@vger.kernel.org, Magnus Damm , linux-kernel@vger.kernel.org, Prabhakar , Lad Prabhakar , Chris Paterson Subject: [PATCH 2/2] ARM: dts: r8a7742: Add PCIe Controller device node Date: Mon, 10 Aug 2020 18:41:56 +0100 Message-Id: <20200810174156.30880-3-prabhakar.mahadev-lad.rj@bp.renesas.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200810174156.30880-1-prabhakar.mahadev-lad.rj@bp.renesas.com> References: <20200810174156.30880-1-prabhakar.mahadev-lad.rj@bp.renesas.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add a device node for the PCIe controller on the Renesas RZ/G1H (r8a7742) SoC. Signed-off-by: Lad Prabhakar Reviewed-by: Chris Paterson --- arch/arm/boot/dts/r8a7742.dtsi | 35 ++++++++++++++++++++++++++++++++++ 1 file changed, 35 insertions(+) diff --git a/arch/arm/boot/dts/r8a7742.dtsi b/arch/arm/boot/dts/r8a7742.dtsi index a7e66220d63a..6e1292acbf2a 100644 --- a/arch/arm/boot/dts/r8a7742.dtsi +++ b/arch/arm/boot/dts/r8a7742.dtsi @@ -188,6 +188,13 @@ clock-frequency = <0>; }; + /* External PCIe clock - can be overridden by the board */ + pcie_bus_clk: pcie_bus { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <0>; + }; + pmu-0 { compatible = "arm,cortex-a15-pmu"; interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, @@ -1509,6 +1516,34 @@ resets = <&cpg 408>; }; + pciec: pcie@fe000000 { + compatible = "renesas,pcie-r8a7742", + "renesas,pcie-rcar-gen2"; + reg = <0 0xfe000000 0 0x80000>; + #address-cells = <3>; + #size-cells = <2>; + bus-range = <0x00 0xff>; + device_type = "pci"; + ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, + <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, + <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, + <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; + /* Map all possible DDR as inbound ranges */ + dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>, + <0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>; + interrupts = , + , + ; + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 0>; + interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; + clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; + clock-names = "pcie", "pcie_bus"; + power-domains = <&sysc R8A7742_PD_ALWAYS_ON>; + resets = <&cpg 319>; + status = "disabled"; + }; + du: display@feb00000 { compatible = "renesas,du-r8a7742"; reg = <0 0xfeb00000 0 0x70000>; -- 2.17.1