Received: by 2002:a05:6a10:a0d1:0:0:0:0 with SMTP id j17csp1054377pxa; Sat, 22 Aug 2020 09:18:41 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzPtdW6B0kheTJyhRIGbnhpNm0gDwU+xqjyhr21lu9rGDgBSQCaO7ZjmO8crtyiGbe+nElL X-Received: by 2002:a50:b946:: with SMTP id m64mr8078049ede.92.1598113120988; Sat, 22 Aug 2020 09:18:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1598113120; cv=none; d=google.com; s=arc-20160816; b=UlYP9c7zq9oyjiVY9Euko1T7qw/8j1LGgAkraGgk7xMnnM488SV2Mqsi2OJGqrvolD nY3LcDMKWHnlBC7UYgjQ5T35RpqYGrco48pT94XgcWVlqcov5jkjj/V3dW8j4vv4e70v s44fEYt+eXcYcccR6/N5y19mYLfOuio/d2EgH6fRuHmwu2yqy0nI5x2pevQj4ge9BqLa Cdn0RJBvmIUm78edwy1XzYUrRUUkLncDeOWRcAQ9bXE8p5Pkkjlu4KOIAdCsXpSgUKoB QeFmGPitvplklE0szfeLPTFnO92NoRAlussXYUFCi5+wmEEWlplNhFS+LdSd1hKGzGtE HpFQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature; bh=9nh8Kq5xt0C1SosMRCK5PzbcKONkHCKjnZEwdSr4G34=; b=ftr+yl2DCnaiUDqEQsTv3EZGA3VvkuMLpUvzCtmKSS1Ol3X53JMLWMy4eBhc63+hNL dJnizTtGYslxtgFm1FPm42m/qTmgQKt7N4L6a2PZXcegD9ogk+bPONTpZ2HvlIxpwpIv 2EdImVBleShLss1bRmKwVbIpcSogzq9YMi5742dIzemNcelFIk/MnZmfoEupyfbCJVdp C2Tx9NuFgiUmQupyAJ/p+nsptlBpXleiwVUXqsHahYZ526AvtMGfTlFdHi4rImAGSO5l aRnjVy+Ni8/E2urPGmly33s6NAVhidiwv9wBF632CX7QEPHcG3EiZdctiYQ6HzZrYA9m fvJg== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@mg.codeaurora.org header.s=smtp header.b="wn2Hu0/H"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q2si3679086edn.377.2020.08.22.09.18.17; Sat, 22 Aug 2020 09:18:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@mg.codeaurora.org header.s=smtp header.b="wn2Hu0/H"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728406AbgHVQRf (ORCPT + 99 others); Sat, 22 Aug 2020 12:17:35 -0400 Received: from m43-7.mailgun.net ([69.72.43.7]:20655 "EHLO m43-7.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726534AbgHVQRX (ORCPT ); Sat, 22 Aug 2020 12:17:23 -0400 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1598113043; h=Message-Id: Date: Subject: Cc: To: From: Sender; bh=9nh8Kq5xt0C1SosMRCK5PzbcKONkHCKjnZEwdSr4G34=; b=wn2Hu0/HW8QpJuL+Nf1BjmhZIt9wtLJeTSURY7yLc8OoSudNXKhmPMJmJy7HVFrN5sbc3aJx psaeXXaqScUJtBlyFcbgcqJDKOEBrbI6E6puHkSdtWHUH3fZX7/IYo95Zu2IrZmLXwr9melD EwUSB9RR1u3G4hPgffKu78rGSg4= X-Mailgun-Sending-Ip: 69.72.43.7 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n03.prod.us-west-2.postgun.com with SMTP id 5f414510a0b59f2b43551573 (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Sat, 22 Aug 2020 16:17:20 GMT Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 564F4C43387; Sat, 22 Aug 2020 16:17:20 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-1.0 required=2.0 tests=ALL_TRUSTED,SPF_NONE, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mkshah-linux.qualcomm.com (unknown [202.46.22.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: mkshah) by smtp.codeaurora.org (Postfix) with ESMTPSA id CE5BEC43395; Sat, 22 Aug 2020 16:17:13 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org CE5BEC43395 Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=none smtp.mailfrom=mkshah@codeaurora.org From: Maulik Shah To: bjorn.andersson@linaro.org, maz@kernel.org, linus.walleij@linaro.org, swboyd@chromium.org, evgreen@chromium.org, mka@chromium.org Cc: linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, agross@kernel.org, tglx@linutronix.de, jason@lakedaemon.net, dianders@chromium.org, rnayak@codeaurora.org, ilina@codeaurora.org, lsrao@codeaurora.org, Maulik Shah Subject: [PATCH v5 0/6] irqchip: qcom: pdc: Introduce irq_set_wake call Date: Sat, 22 Aug 2020 21:46:55 +0530 Message-Id: <1598113021-4149-1-git-send-email-mkshah@codeaurora.org> X-Mailer: git-send-email 2.7.4 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Changes in v5: - Update commit subject in v4 patch 1 - Add more details to commit message in v4 patch 2 - Add change to enable wake irqs during suspend using new flag in irqchip - Use this in PDC and qcom pinctrl driver to enable wakeirqs on suspend - Make for loop more readable and add more details in commit in v4 patch 7 Changes in v4: - Drop "Remove irq_disable callback from msmgpio irqchip" patch from v3 - Introduce irq_suspend_one() and irq_resume_one() callbacks - Use the new callbacks to unmask wake interrupts during suspend - Reset only pdc interrupts that are mapped in DTSI Changes in v3: - Drop gpiolib change (v2 patch 1) since its already in linux-next - Add Acked-by Linus Walleij for v2 patch 2 and v2 patch 3. - Address Stephen's comment to on v2 patch 3 - Address Stephen's comment to change variable to static on v2 patch 4. - Add a new change to use return value from .irq_set_wake callback - Add a new change to reset PDC irq enable bank during init time Changes in v2: - Fix compiler error on gpiolib patch This series adds support to lazy disable pdc interrupt. Some drivers using gpio interrupts want to configure gpio for wakeup using enable_irq_wake() but during suspend entry disables irq and expects system to resume when interrupt occurs. In the driver resume call interrupt is re-enabled and removes wakeup capability using disable_irq_wake() one such example is cros ec driver. With [1] in documentation saying "An irq can be disabled with disable_irq() and still wake the system as long as the irq has wake enabled". The PDC IRQs are currently "unlazy disabled" (disable here means that it will be masked in PDC & GIC HW GICD_ISENABLER, the moment driver invokes disable_irq()) such IRQs can not wakeup from low power modes like suspend to RAM since the driver chosen to disable this. During suspend entry, no one re-enable/unmask in HW, even if its marked for wakeup. One solutions thought to address this problem was...During suspend entry at last point, irq chip driver re-enable/unmask IRQs in HW that are marked for wakeup. This was attemped in [2]. This series adds alternate solution to [2] by "lazy disable" IRQs in HW. The genirq takes care of lazy disable in case if irqchip did not implement irq_disable callback. Below is high level steps on how this works out.. a. During driver's disable_irq() call, IRQ will be marked disabled in SW b. IRQ will still be enabled(read unmasked in HW) c. The device then enters low power mode like suspend to RAM d. The HW detects unmasked IRQs and wakesup the CPU e. During resume after local_irq_enable() CPU goes to handle the wake IRQ f. Generic handler comes to know that IRQ is disabled in SW g. Generic handler marks IRQ as pending and now invokes mask callback h. IRQ gets disabled/masked in HW now i. When driver invokes enable_irq() the SW pending IRQ leads IRQ's handler j. enable_irq() will again enable/unmask in HW [1] https://www.spinics.net/lists/kernel/msg3398294.html [2] https://patchwork.kernel.org/patch/11466021/ Maulik Shah (6): pinctrl: qcom: Set IRQCHIP_SET_TYPE_MASKED and IRQCHIP_MASK_ON_SUSPEND flags pinctrl: qcom: Use return value from irq_set_wake() call genirq/PM: Introduce IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND flag pinctrl: qcom: Set IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND flag irqchip: qcom-pdc: Set IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND flag irqchip: qcom-pdc: Reset PDC interrupts during init drivers/irqchip/qcom-pdc.c | 14 +++++++++++-- drivers/pinctrl/qcom/pinctrl-msm.c | 11 +++++----- include/linux/irq.h | 41 ++++++++++++++++++++------------------ kernel/irq/debugfs.c | 1 + kernel/irq/pm.c | 7 ++++++- 5 files changed, 47 insertions(+), 27 deletions(-) -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation