Received: by 2002:a05:6a10:a0d1:0:0:0:0 with SMTP id j17csp1617801pxa; Sun, 23 Aug 2020 09:40:09 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw1aK39mX85YzFmcoXU+KadwmBz42DzpDZ1nReUFnTKbOA2pJ09b37bW3SJ1T+LGvLkT1An X-Received: by 2002:a17:906:b286:: with SMTP id q6mr1983307ejz.99.1598200809270; Sun, 23 Aug 2020 09:40:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1598200809; cv=none; d=google.com; s=arc-20160816; b=qn3M85CEpK4TLLmgn87Nj32YlVetBVRzb7kG6S31wjfi1OEoISYNutwLp4h5AQ8WX1 UyseSl77p+9OFRF3ZeI4iyAGF4PDSLY2OIHLUEUOI5xrZP8Zhb6f41DV0HEeVU449jH0 o0dAdLBV3E0pfJtcvr+i1aS8m8NM56Rz9FscqXeVSBY+F87dJI0eslBE7xusNuFPthg2 CvSl9OO+pEInbTjmfDOhzsEX9v5IKlCg1EOcz3DTxSt4P0tnijqy0u3UKrE3h1UQCHmE nboIA1sO2WCeU8KIp1gEAR+miYhfmJjyBFj+MezrcCvjUmO0rEVZS6wZ9e0e+bhH9idE QqtQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date :dkim-signature; bh=tk2/4S1xYFlgtS63kMHxFdXV7RQ3FLoyFO7t2ZsOtfE=; b=D/xgq9tXSIRdZKU5/nDYIZorNWMHIgcoEGrpXu8zcmDgXWihUsFOIRohrs2pbewC4r TwHaIXETZk6GeJrijFrWSI9yhVrSgsuOauQxWQ262heM0uqSs/zxcjXMpbhK0tCDBpN3 Y9PWa+saRX5+BUTv9N9jrLd2Ablb/+fZIOqbr3uigUt4P8eHl8oT3kGrJtEn78/YhjgQ OtHqwMtq4VOCRhMntHb9hlFPTAT54l8SEH/Xa+PQX3PczccNyoKLCc/MnJ/VB6dPkKNp Y2opr491Py/DVxzNtt/SkUN05dt3AaMSYwwStIlBsL0UVHtx6uzSeiRxUnypPK8ZJSsB w7Ag== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=uXGYiG6u; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m27si5031408edj.262.2020.08.23.09.39.30; Sun, 23 Aug 2020 09:40:09 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=uXGYiG6u; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727894AbgHWPoY (ORCPT + 99 others); Sun, 23 Aug 2020 11:44:24 -0400 Received: from mail.kernel.org ([198.145.29.99]:52006 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726836AbgHWPoU (ORCPT ); Sun, 23 Aug 2020 11:44:20 -0400 Received: from localhost (unknown [122.171.38.130]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 61DFE206B5; Sun, 23 Aug 2020 15:44:18 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1598197459; bh=IGrUWo+ZZQob7RT3bigA5vJ0AAgTdXLODPPhOJ7jI8c=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=uXGYiG6uoppBGRARNWru4yEaH6q/fvYNktocQGoDPuVk7r5S25Yvw7y0dtBvxduII I05PWSK+T0wliMbMP00PtBm9X94ZONJyU1Bf0wHqqwk72YB2A18z7lexWAhGLXHfOs KCHcGQ+XjW6oT6Fwwc8uKzoTdDYUIQCC+qntgXWo= Date: Sun, 23 Aug 2020 21:14:15 +0530 From: Vinod Koul To: Sivaprakash Murugesan Cc: agross@kernel.org, bjorn.andersson@linaro.org, bhelgaas@google.com, robh+dt@kernel.org, kishon@ti.com, svarbanov@mm-sol.com, lorenzo.pieralisi@arm.com, p.zabel@pengutronix.de, mgautam@codeaurora.org, smuthayy@codeaurora.org, varada@codeaurora.org, linux-arm-msm@vger.kernel.org, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Selvam Sathappan Periakaruppan Subject: Re: [PATCH V2 4/7] phy: qcom-qmp: Add compatible for ipq8074 PCIe Gen3 qmp phy Message-ID: <20200823154415.GT2639@vkoul-mobl> References: <1596036607-11877-1-git-send-email-sivaprak@codeaurora.org> <1596036607-11877-5-git-send-email-sivaprak@codeaurora.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1596036607-11877-5-git-send-email-sivaprak@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Sivaprakash, On 29-07-20, 21:00, Sivaprakash Murugesan wrote: > ipq8074 has two PCIe ports, One Gen2 and one Gen3 ports. > Since support for Gen2 phy is already available, add support for > PCIe Gen3 phy. > > Co-developed-by: Selvam Sathappan Periakaruppan > Signed-off-by: Selvam Sathappan Periakaruppan > Signed-off-by: Sivaprakash Murugesan > --- > [V2] > * Addressed review comments from Vinod > drivers/phy/qualcomm/phy-qcom-pcie3-qmp.h | 139 ++++++++++++++++++++++++ > drivers/phy/qualcomm/phy-qcom-qmp.c | 171 +++++++++++++++++++++++++++++- > 2 files changed, 308 insertions(+), 2 deletions(-) > create mode 100644 drivers/phy/qualcomm/phy-qcom-pcie3-qmp.h > > diff --git a/drivers/phy/qualcomm/phy-qcom-pcie3-qmp.h b/drivers/phy/qualcomm/phy-qcom-pcie3-qmp.h > new file mode 100644 > index 0000000..812ee75 > --- /dev/null > +++ b/drivers/phy/qualcomm/phy-qcom-pcie3-qmp.h > @@ -0,0 +1,139 @@ > +/* SPDX-License-Identifier: GPL-2.0 > + */ > + > +/* > + * Copyright (c) 2020, The Linux Foundation. All rights reserved. > + */ > + > +#ifndef PHY_QCOM_PCIE_H Kernel uses this convention.. #ifndef PHY_QCOM_PCIE_H #define PHY_QCOM_PCIE_H header contents #endif Please update > + > +/* QMP V2 PCIE PHY - Found in IPQ8074 gen3 port - QSERDES PLL registers */ > +#define QSERDES_PLL_BG_TIMER 0x00c > +#define QSERDES_PLL_SSC_PER1 0x01c > +#define QSERDES_PLL_SSC_PER2 0x020 > +#define QSERDES_PLL_SSC_STEP_SIZE1_MODE0 0x024 > +#define QSERDES_PLL_SSC_STEP_SIZE2_MODE0 0x028 > +#define QSERDES_PLL_SSC_STEP_SIZE1_MODE1 0x02c > +#define QSERDES_PLL_SSC_STEP_SIZE2_MODE1 0x030 > +#define QSERDES_PLL_BIAS_EN_CLKBUFLR_EN 0x03c > +#define QSERDES_PLL_CLK_ENABLE1 0x040 > +#define QSERDES_PLL_SYS_CLK_CTRL 0x044 > +#define QSERDES_PLL_SYSCLK_BUF_ENABLE 0x048 > +#define QSERDES_PLL_PLL_IVCO 0x050 > +#define QSERDES_PLL_LOCK_CMP1_MODE0 0x054 > +#define QSERDES_PLL_LOCK_CMP2_MODE0 0x058 > +#define QSERDES_PLL_LOCK_CMP1_MODE1 0x060 > +#define QSERDES_PLL_LOCK_CMP2_MODE1 0x064 > +#define QSERDES_PLL_BG_TRIM 0x074 > +#define QSERDES_PLL_CLK_EP_DIV_MODE0 0x078 > +#define QSERDES_PLL_CLK_EP_DIV_MODE1 0x07c > +#define QSERDES_PLL_CP_CTRL_MODE0 0x080 > +#define QSERDES_PLL_CP_CTRL_MODE1 0x084 > +#define QSERDES_PLL_PLL_RCTRL_MODE0 0x088 > +#define QSERDES_PLL_PLL_RCTRL_MODE1 0x08C why tab here instead of single space in others? > static const struct qmp_phy_cfg sdm845_qmp_pciephy_cfg = { > .type = PHY_TYPE_PCIE, > .nlanes = 1, > @@ -3024,8 +3181,15 @@ static int phy_pipe_clk_register(struct qcom_qmp *qmp, struct device_node *np) > > init.ops = &clk_fixed_rate_ops; > > - /* controllers using QMP phys use 125MHz pipe clock interface */ > - fixed->fixed_rate = 125000000; > + /* > + * controllers using QMP phys use 125MHz pipe clock interface unless > + * other frequency is specified in dts > + */ > + ret = of_property_read_u32(np, "clock-output-rate", > + (u32 *)&fixed->fixed_rate); why this cast? -- ~Vinod