Received: by 2002:a05:6a10:a0d1:0:0:0:0 with SMTP id j17csp2727977pxa; Tue, 25 Aug 2020 01:16:22 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwpVKL26OJhGljLuF6FmJgE2M8jwZ5VjHY4iQALxJ6frC09q3wzJXyvDg6ErJW45R2MIwsW X-Received: by 2002:a17:906:c7cb:: with SMTP id dc11mr8818756ejb.18.1598343382381; Tue, 25 Aug 2020 01:16:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1598343382; cv=none; d=google.com; s=arc-20160816; b=OjX2emGOmlQkL6fbJZJZOJGsoKcef/u+kdBsx0GfpxPxUzUOkamATHogIxUZz0BJza fG1iXtCxfPK77JXdDgdwiZ9j2oLzu5QECqLNx9y9iEEu7wUubd0b3X+feFXJTTa2caqD 7tuqqt6Kk9f5MvYxktRuCTL68MDEsQjVkcsR43r4dZaJxn9ark3uDyslZTvqFTCnzlV+ JWXa6voaceUUJv55z+BJbf6yKCbNzCgA/+RMr5JFVUrsVzirLMf7RhqAQxqYYL3gtcmE FlATzdmxsPE2Gi3G926bD2tKVSkWnM2ddyY0Tf+rupMZz6DG8EVd9x0F9mC6wfGijHA8 Arnw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=hbz/CEoHg3BDYfCayqeh2syeqZvwjDCIZjuEl0lMKzQ=; b=wSThoaqRTjcL3ppNgn2RTr9ZjIkdQ8Pqs6aUkWvOZyxhPqS+oKXsjJIKA84vMFFJjP 6HRl+KdkddU+uX8xG7sqhSFvJM/EMeDg2POa1O+VHNHjZgcpD346DYE00VIzo0apO6x6 7BxKaoeI+iSFR9q9jdko+QHq8XDING2WbdtFUw+MB0A2PPO93xRqC5LHtG8y4FSGgF3i kawZKIXzymw2/RSKLVUuENm6+NMz3qig3dAzX/o7b6CMDk1PaHS2XkORrvSoYtD4ne4B 5yVM8tLrkDa5gQtR5te8epaR8NjvWo9DiyoXykwuCmo+yGQylLhpNQITG9jrER2tRtrk w8mQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=arw2mlsv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b22si8326832edx.6.2020.08.25.01.15.59; Tue, 25 Aug 2020 01:16:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=arw2mlsv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728698AbgHYIOd (ORCPT + 99 others); Tue, 25 Aug 2020 04:14:33 -0400 Received: from esa5.microchip.iphmx.com ([216.71.150.166]:37317 "EHLO esa5.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725936AbgHYIOa (ORCPT ); Tue, 25 Aug 2020 04:14:30 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1598343270; x=1629879270; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=75Q28mozh+D+FK6b9Tm5BqvXnQuky/jX4mihx+Owi4s=; b=arw2mlsvPBf9SzEPbcFJKRBWh21EhSGCAWn4Fb6a61WC7NAP2MibE6T/ U94EjCXQ3uOb5eiIFGTb8xYxJUGta+RpguY+bACbQJhTCCxxoSHB9qk2/ bMzp5o5japv3BhrPo1PuLtlqNve6ZH1azcT8VmjLsEoICeyqdCtE81D+b eqp/jUfyEyc1OiuXVkNJGBmTqWzS3StNhp0GwGlgz1Nfoi0+hbW67K0y4 lLxbQjwb1ZVgX1k8DxpVosxx/6mQsfm2E76LpZjo1Y/u5hlUV4uaSR7JW 4wUPyxd8fOqElzynyzk/OlcylL9UmNJ6RZwQNJqizxDIxiy7Fzbp+UUJe w==; IronPort-SDR: AWtvtaDy+sr6gkkfq7Qrt936A5zbFPGa9lzKic+hZr1Y2xS+8miUJqsxNDkgQRVb1k+D4t7e4u Rz7l0QDoeSQVyIHsZpNgltuhbueSpCJRgv2yYZsWrYFcrBIVxwkJye13hoS5glKA14zqvpgDz1 u3UuOWxuuee6HaJYMqbGnLa5iSawmqVvNjVRE6USXMgJwWpCcnkZi0bn+52xD/maXbXL+ukOiN FU/C346DEtkqYdl3R3J8eF2WQsT71zK/9b4Ii51CF3sUD2ICNBDEKkrqxurNYoWUvmWcQKvhoS 0k8= X-IronPort-AV: E=Sophos;i="5.76,351,1592895600"; d="scan'208";a="88407097" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa5.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 25 Aug 2020 01:14:30 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.87.72) by chn-vm-ex02.mchp-main.com (10.10.87.72) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Tue, 25 Aug 2020 01:13:48 -0700 Received: from soft-dev15.microsemi.net (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Tue, 25 Aug 2020 01:13:46 -0700 From: Lars Povlsen To: Ulf Hansson , Adrian Hunter , SoC Team CC: Lars Povlsen , Microchip Linux Driver Support , , , , , Alexandre Belloni Subject: [PATCH v5 3/3] arm64: dts: sparx5: Add Sparx5 eMMC support Date: Tue, 25 Aug 2020 10:13:57 +0200 Message-ID: <20200825081357.32354-4-lars.povlsen@microchip.com> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20200825081357.32354-1-lars.povlsen@microchip.com> References: <20200825081357.32354-1-lars.povlsen@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds eMMC support to the applicable Sparx5 board configuration files. Signed-off-by: Lars Povlsen --- arch/arm64/boot/dts/microchip/sparx5.dtsi | 24 +++++++++++++++++++ .../boot/dts/microchip/sparx5_pcb125.dts | 23 ++++++++++++++++++ .../boot/dts/microchip/sparx5_pcb134_emmc.dts | 23 ++++++++++++++++++ .../boot/dts/microchip/sparx5_pcb135_emmc.dts | 23 ++++++++++++++++++ 4 files changed, 93 insertions(+) diff --git a/arch/arm64/boot/dts/microchip/sparx5.dtsi b/arch/arm64/boot/dts/microchip/sparx5.dtsi index cf712e80615d..a79c5bb10ab2 100644 --- a/arch/arm64/boot/dts/microchip/sparx5.dtsi +++ b/arch/arm64/boot/dts/microchip/sparx5.dtsi @@ -5,6 +5,7 @@ #include #include +#include / { compatible = "microchip,sparx5"; @@ -151,6 +152,20 @@ timer1: timer@600105000 { interrupts = ; }; + sdhci0: mmc0@600800000 { + compatible = "microchip,dw-sparx5-sdhci"; + status = "disabled"; + reg = <0x6 0x00800000 0x1000>; + pinctrl-0 = <&emmc_pins>; + pinctrl-names = "default"; + clocks = <&clks CLK_ID_AUX1>; + clock-names = "core"; + assigned-clocks = <&clks CLK_ID_AUX1>; + assigned-clock-rates = <800000000>; + interrupts = ; + bus-width = <8>; + }; + gpio: pinctrl@6110101e0 { compatible = "microchip,sparx5-pinctrl"; reg = <0x6 0x110101e0 0x90>, <0x6 0x10508010 0x100>; @@ -180,6 +195,15 @@ i2c2_pins: i2c2-pins { pins = "GPIO_28", "GPIO_29"; function = "twi2"; }; + + emmc_pins: emmc-pins { + pins = "GPIO_34", "GPIO_35", "GPIO_36", + "GPIO_37", "GPIO_38", "GPIO_39", + "GPIO_40", "GPIO_41", "GPIO_42", + "GPIO_43", "GPIO_44", "GPIO_45", + "GPIO_46", "GPIO_47"; + function = "emmc"; + }; }; i2c0: i2c@600101000 { diff --git a/arch/arm64/boot/dts/microchip/sparx5_pcb125.dts b/arch/arm64/boot/dts/microchip/sparx5_pcb125.dts index 91ee5b6cfc37..573309fe4582 100644 --- a/arch/arm64/boot/dts/microchip/sparx5_pcb125.dts +++ b/arch/arm64/boot/dts/microchip/sparx5_pcb125.dts @@ -16,6 +16,29 @@ memory@0 { }; }; +&gpio { + emmc_pins: emmc-pins { + /* NB: No "GPIO_35", "GPIO_36", "GPIO_37" + * (N/A: CARD_nDETECT, CARD_WP, CARD_LED) + */ + pins = "GPIO_34", "GPIO_38", "GPIO_39", + "GPIO_40", "GPIO_41", "GPIO_42", + "GPIO_43", "GPIO_44", "GPIO_45", + "GPIO_46", "GPIO_47"; + drive-strength = <3>; + function = "emmc"; + }; +}; + +&sdhci0 { + status = "okay"; + bus-width = <8>; + non-removable; + pinctrl-0 = <&emmc_pins>; + max-frequency = <8000000>; + microchip,clock-delay = <10>; +}; + &i2c1 { status = "okay"; }; diff --git a/arch/arm64/boot/dts/microchip/sparx5_pcb134_emmc.dts b/arch/arm64/boot/dts/microchip/sparx5_pcb134_emmc.dts index 10081a66961b..bbb9852c1f15 100644 --- a/arch/arm64/boot/dts/microchip/sparx5_pcb134_emmc.dts +++ b/arch/arm64/boot/dts/microchip/sparx5_pcb134_emmc.dts @@ -15,3 +15,26 @@ memory@0 { reg = <0x00000000 0x00000000 0x10000000>; }; }; + +&gpio { + emmc_pins: emmc-pins { + /* NB: No "GPIO_35", "GPIO_36", "GPIO_37" + * (N/A: CARD_nDETECT, CARD_WP, CARD_LED) + */ + pins = "GPIO_34", "GPIO_38", "GPIO_39", + "GPIO_40", "GPIO_41", "GPIO_42", + "GPIO_43", "GPIO_44", "GPIO_45", + "GPIO_46", "GPIO_47"; + drive-strength = <3>; + function = "emmc"; + }; +}; + +&sdhci0 { + status = "okay"; + pinctrl-0 = <&emmc_pins>; + non-removable; + max-frequency = <52000000>; + bus-width = <8>; + microchip,clock-delay = <10>; +}; diff --git a/arch/arm64/boot/dts/microchip/sparx5_pcb135_emmc.dts b/arch/arm64/boot/dts/microchip/sparx5_pcb135_emmc.dts index 741f0e12260e..f82266fe2ad4 100644 --- a/arch/arm64/boot/dts/microchip/sparx5_pcb135_emmc.dts +++ b/arch/arm64/boot/dts/microchip/sparx5_pcb135_emmc.dts @@ -15,3 +15,26 @@ memory@0 { reg = <0x00000000 0x00000000 0x10000000>; }; }; + +&gpio { + emmc_pins: emmc-pins { + /* NB: No "GPIO_35", "GPIO_36", "GPIO_37" + * (N/A: CARD_nDETECT, CARD_WP, CARD_LED) + */ + pins = "GPIO_34", "GPIO_38", "GPIO_39", + "GPIO_40", "GPIO_41", "GPIO_42", + "GPIO_43", "GPIO_44", "GPIO_45", + "GPIO_46", "GPIO_47"; + drive-strength = <3>; + function = "emmc"; + }; +}; + +&sdhci0 { + status = "okay"; + pinctrl-0 = <&emmc_pins>; + non-removable; + max-frequency = <52000000>; + bus-width = <8>; + microchip,clock-delay = <10>; +}; -- 2.27.0