Received: by 2002:a05:6a10:6006:0:0:0:0 with SMTP id w6csp155295pxa; Wed, 26 Aug 2020 20:52:04 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwEFHHu168DXt6DPn23A6lRkxQn35IHEcd/IgWVyfE5L0Pum0dfENRPBLZ/gNk8M4LY8LFE X-Received: by 2002:a17:906:2b57:: with SMTP id b23mr18316427ejg.26.1598500324619; Wed, 26 Aug 2020 20:52:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1598500324; cv=none; d=google.com; s=arc-20160816; b=Bdb08nluArK0xrRxQ2LfYI7Nh5TJ3U2pmcYkiGiicTBRBIUzFIpYLcm33GKjU9OZRS qGIsR3SGmYD8tC1++Tz6YKoQyTnW3s6yMpTDlq34FfCgcAAO1f+8vq+9A+U3v5frhcs1 P99in6DwhkXcvtw8r9vPU6bhd/yf2jXis8LUUvTMKrpgiMhJDssupzgbLyndJf6Erk6d U+fgKMWTn/UELlJ61qnS/FWReSbxgJtR/MfVNQG5EgzEtp4wZhLDabu8xcZQ40hIfGU6 v+He1DiF5um8u0UDKzmjVhLbjUdQzv0uz2dOVVL9WkWhJw+QlyTPJqYZgvCjHfdFAnix 9OIA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=XK4VLNMXZ7XEZrAff4ARy7mCMSVpYKjkKVkZT1HF2P0=; b=C0Iz4fNaVGdYzFru9iSkzdcqIi0iH4dFOW6Gc/8YgGr3NGWXy/0I1uag32MjqfHVvB 6yDsrz83be1X8/4JzVnwm+dP1Vr353tIyQMy8N9NZG8/a3Ce+WYQwIXoRIby0ylS6wvP atXEvIvyHr0oKpKqpLNazUee+MPO/COkEGWvPtJJmuSssUwbrx/VnwjXBCyF+dbQsE58 rw0XoG2ITBMlwwy86NtGMSKSkjCpyn1KXxrOs0jLU+iOiFD9bMlnZ7l7CmiS0vNhXI30 EOUyYy3+5EHPy2RTJMB95AAxYFErJc7A2ozRycrBawGgCsOA7gVzchuU7PUAu1ua8UCD xTAg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Y13XEkPH; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e23si696185edq.329.2020.08.26.20.51.40; Wed, 26 Aug 2020 20:52:04 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Y13XEkPH; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727095AbgH0Due (ORCPT + 99 others); Wed, 26 Aug 2020 23:50:34 -0400 Received: from hqnvemgate24.nvidia.com ([216.228.121.143]:4252 "EHLO hqnvemgate24.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726990AbgH0Dub (ORCPT ); Wed, 26 Aug 2020 23:50:31 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate24.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 26 Aug 2020 20:48:29 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Wed, 26 Aug 2020 20:50:31 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Wed, 26 Aug 2020 20:50:31 -0700 Received: from HQMAIL111.nvidia.com (172.20.187.18) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Thu, 27 Aug 2020 03:50:29 +0000 Received: from hqnvemgw03.nvidia.com (10.124.88.68) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Thu, 27 Aug 2020 03:50:29 +0000 Received: from skomatineni-linux.nvidia.com (Not Verified[10.2.174.186]) by hqnvemgw03.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Wed, 26 Aug 2020 20:50:28 -0700 From: Sowjanya Komatineni To: , , , , CC: , , , , , Subject: [PATCH v6 3/7] dt-bindings: mmc: tegra: Add tmclk for Tegra210 and later Date: Wed, 26 Aug 2020 20:49:57 -0700 Message-ID: <1598500201-5987-4-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1598500201-5987-1-git-send-email-skomatineni@nvidia.com> References: <1598500201-5987-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1598500110; bh=XK4VLNMXZ7XEZrAff4ARy7mCMSVpYKjkKVkZT1HF2P0=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=Y13XEkPHz+IrJLYSM90RtrXLuNKEENBqDN1kn1EHH167lfuKU235R2rzUZmIHYKGw 03RFUTcD32C+oGAQAS7mcy31bBaFei3JYm/xj+wV50sE40ymLQh6kasuvXYCgt/hMo XQHA+yIL1a627DyYODsAaA1hoN0OFaf0YY1g+NaMtC7cmS5NkSGtA+95Xzcg21tGtY fFtgUa3Jv/VkSQVjlGe+k0zgUCVlg8QMIrnceyJ47iEWJ0RtXAJjtw1kPcKKIEYsxj n7sGRGJuvhDaA9krAr+PjRqxA3yJHOcNLRgqBzNsSsuy/vOH18NDPE4Mp4odKeprt3 agjEMaxM74iWw== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tegra210 and later uses separate SDMMC_LEGACY_TM clock for data timeout. So, this patch adds "tmclk" to Tegra sdhci clock property in the device tree binding. Signed-off-by: Sowjanya Komatineni --- .../bindings/mmc/nvidia,tegra20-sdhci.txt | 32 ++++++++++++++++++++-- 1 file changed, 29 insertions(+), 3 deletions(-) diff --git a/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt b/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt index 2cf3aff..96c0b14 100644 --- a/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt +++ b/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt @@ -15,8 +15,15 @@ Required properties: - "nvidia,tegra210-sdhci": for Tegra210 - "nvidia,tegra186-sdhci": for Tegra186 - "nvidia,tegra194-sdhci": for Tegra194 -- clocks : Must contain one entry, for the module clock. - See ../clocks/clock-bindings.txt for details. +- clocks: For Tegra210, Tegra186 and Tegra194 must contain two entries. + One for the module clock and one for the timeout clock. + For all other Tegra devices, must contain a single entry for + the module clock. See ../clocks/clock-bindings.txt for details. +- clock-names: For Tegra210, Tegra186 and Tegra194 must contain the + strings 'sdhci' and 'tmclk' to represent the module and + the timeout clocks, respectively. + For all other Tegra devices must contain the string 'sdhci' + to represent the module clock. - resets : Must contain an entry for each entry in reset-names. See ../reset/reset.txt for details. - reset-names : Must include the following entries: @@ -99,7 +106,7 @@ Optional properties for Tegra210, Tegra186 and Tegra194: Example: sdhci@700b0000 { - compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; + compatible = "nvidia,tegra124-sdhci"; reg = <0x0 0x700b0000 0x0 0x200>; interrupts = ; clocks = <&tegra_car TEGRA210_CLK_SDMMC1>; @@ -115,3 +122,22 @@ sdhci@700b0000 { nvidia,pad-autocal-pull-down-offset-1v8 = <0x7b>; status = "disabled"; }; + +sdhci@700b0000 { + compatible = "nvidia,tegra210-sdhci"; + reg = <0x0 0x700b0000 0x0 0x200>; + interrupts = ; + clocks = <&tegra_car TEGRA210_CLK_SDMMC1>, + <&tegra_car TEGRA210_CLK_SDMMC_LEGACY>; + clock-names = "sdhci", "tmclk"; + resets = <&tegra_car 14>; + reset-names = "sdhci"; + pinctrl-names = "sdmmc-3v3", "sdmmc-1v8"; + pinctrl-0 = <&sdmmc1_3v3>; + pinctrl-1 = <&sdmmc1_1v8>; + nvidia,pad-autocal-pull-up-offset-3v3 = <0x00>; + nvidia,pad-autocal-pull-down-offset-3v3 = <0x7d>; + nvidia,pad-autocal-pull-up-offset-1v8 = <0x7b>; + nvidia,pad-autocal-pull-down-offset-1v8 = <0x7b>; + status = "disabled"; +}; -- 2.7.4