Received: by 2002:a05:6a10:6006:0:0:0:0 with SMTP id w6csp1234333pxa; Fri, 28 Aug 2020 07:24:23 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwW0vNYdIWPt5sUnsuAabb556bFaH2x7T5gC/G9iTmMsTNL/QsppKE8nJzl1xaPm/QO9nSv X-Received: by 2002:a17:906:560e:: with SMTP id f14mr2068567ejq.58.1598624663250; Fri, 28 Aug 2020 07:24:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1598624663; cv=none; d=google.com; s=arc-20160816; b=OH0JsRwnulKNQxhcDaMQX8TMwIWogWAeC7wjEgXWP5IP33oGTZmLPpOsWPaW5/qR6Q A0sf/f9bebhDUyGrmQ0pJGVMpCtftHZamWkefQTqhu/FWr74Thlo9wzpl0P+6Q0RvhDj iMmroUZqSnYJbLQ8hDlY9IJ26MYRlgPPceWnsqbZJHrij/xP0Ca6Ki0JAQV25GuqWeIX wkYkldwKDwklq95tpM29ETQwadR5EpbXoXOCOxey+itUSw8FUNcbse8Lk1tKMbEBi92+ rwWO0dNLK3YHxuxhyZmcZXdIppmXc9Tpd1RlmhXFe9hpWQTcn/ZC74PJuB298W7XSaKW D9ng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=8rgPfli4nd3c3/gGnXmT8KuUYfO2KsgFvfUoMNWfRcU=; b=YdLiKkioqT2HTfDuqStqqszkjiK7t9nsHuEI7JC8ctTp8jBiTmf9lWIzCXeX/4B76Q Vpe/NrvSibw+RTAuJKEgOBpShruHp9CB/+QMoCCDmLHrgUn/DUqmfDkjn3ew8ZqXLPp4 GqTOIh8kvjZRiTRzUb3VxKtPSW9VemEc2VfvDzHz0gG656ShmWwh1j/DxGqcrBOTuwtC aNHIW94S+xCSaUa8kbDQFAgmcUi2Jv1k9bzBk5hhlS3dL0GMavq/4vo8Cy7MKzPGopZH UlT922PS2nqA6IEHjM6nBikjwcn6vnWL7wi32OflQTYXbi8As8MKOVhk9xCjyWU9bW++ Btrg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y102si752984ede.258.2020.08.28.07.24.01; Fri, 28 Aug 2020 07:24:23 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727946AbgH1OU5 (ORCPT + 99 others); Fri, 28 Aug 2020 10:20:57 -0400 Received: from foss.arm.com ([217.140.110.172]:50410 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727882AbgH1OUh (ORCPT ); Fri, 28 Aug 2020 10:20:37 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id C95F81396; Fri, 28 Aug 2020 07:20:36 -0700 (PDT) Received: from donnerap.arm.com (donnerap.cambridge.arm.com [10.1.195.35]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id B059C3F71F; Fri, 28 Aug 2020 07:20:35 -0700 (PDT) From: Andre Przywara To: Rob Herring , devicetree@vger.kernel.org Cc: Thomas Gleixner , Daniel Lezcano , Haojian Zhuang , linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH v2 5/6] ARM: dts: nspire: Fix SP804 users Date: Fri, 28 Aug 2020 15:20:17 +0100 Message-Id: <20200828142018.43298-6-andre.przywara@arm.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200828142018.43298-1-andre.przywara@arm.com> References: <20200828142018.43298-1-andre.przywara@arm.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Even though the SP804 binding allows to specify only one clock, the primecell driver requires a named clock to activate the bus clock. Specify the one clock three times and provide some clock-names, to make the DT match the SP804 and primecell binding. Signed-off-by: Andre Przywara --- arch/arm/boot/dts/nspire.dtsi | 12 ++++++++---- 1 file changed, 8 insertions(+), 4 deletions(-) diff --git a/arch/arm/boot/dts/nspire.dtsi b/arch/arm/boot/dts/nspire.dtsi index d9a0fd7524dc..90e033d9141f 100644 --- a/arch/arm/boot/dts/nspire.dtsi +++ b/arch/arm/boot/dts/nspire.dtsi @@ -145,15 +145,19 @@ timer0: timer@900C0000 { reg = <0x900C0000 0x1000>; - - clocks = <&timer_clk>; + clocks = <&timer_clk>, <&timer_clk>, + <&timer_clk>; + clock-names = "timer0clk", "timer1clk", + "apb_pclk"; }; timer1: timer@900D0000 { reg = <0x900D0000 0x1000>; interrupts = <19>; - - clocks = <&timer_clk>; + clocks = <&timer_clk>, <&timer_clk>, + <&timer_clk>; + clock-names = "timer0clk", "timer1clk", + "apb_pclk"; }; watchdog: watchdog@90060000 { -- 2.17.1