Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp886119pxk; Thu, 3 Sep 2020 15:30:05 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzmNKXvtnmdMQ8DBG0YrWmXHd6/0rpFzluOSHuMQ5zvewhnmCrX9dChycgJ8dJ/NVnO+3V0 X-Received: by 2002:a50:8709:: with SMTP id i9mr5665723edb.141.1599172205510; Thu, 03 Sep 2020 15:30:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1599172205; cv=none; d=google.com; s=arc-20160816; b=tek+NDwuBJkrUKWYgUbA46GK+ymGh19+RjJdVJ1yaqwPccv2lAYrq+Wc/4Fa4aUz1h tIEWu2GUHVNh22VMbzx8fZXT8kurnMIORxRbplEVDoyJkQPAk0iZLHtpPC4BTMkyOnf8 wEMs/05mJNcc9UNBWOL0+oq0JQmYAsDOHPR6BN0mWM9laRjMBsyhL9Khz2DVIB/dkR32 xJbAfzR7f84xlRoyUOxB1g4NgQZJE6t9ZSAuRUJTm/ZHv7ISrInIow8jxpmePFXUvDnI z+WuhQ/PcQ6ywKrd7fbcaSfTh82QrJlSGqw6yS8VlTpRDlcDpxIQZ7b4PYYzKV0v+lHN 7eNQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=dM7ktuvRnNDJhV9rKWL8APHzBx/AziZoIpWf8IG7AUI=; b=cyp/t2a5FJIH5DYiWBX51OasLDV4jKOLWq82AJKMWa9aEghlbZqTCSIsGSs+QGmWWM NfRqxtw2OOND9r8fQf756KySUnCIwkUJCQBq7xDx0MzS6gibpy/U7qkoFfEE0MMfAdRH 10rYKgcuyYQf9xImbjWXBLngwlNY99Ay8Rv2qpXfCEIc1KWk0CCy1GNmutx4AiaVYAnA yt+QgfWp1b09hYb2IFCBMWHMb+BlD96S3uf4dZaQ3I0vS67DbqwP3wOZ75WMkxZPKmiW v7un/C6f/DgOMuiGg/PRl4Xm65WfvLH2WCQUNm/aQP9toWk++fUAYZ6xPaehhIz4cF0z rz6Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@marek-ca.20150623.gappssmtp.com header.s=20150623 header.b=MR7WpCjT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id cq11si2576476edb.63.2020.09.03.15.29.42; Thu, 03 Sep 2020 15:30:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@marek-ca.20150623.gappssmtp.com header.s=20150623 header.b=MR7WpCjT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729472AbgICW2K (ORCPT + 99 others); Thu, 3 Sep 2020 18:28:10 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53418 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729270AbgICW1W (ORCPT ); Thu, 3 Sep 2020 18:27:22 -0400 Received: from mail-qt1-x844.google.com (mail-qt1-x844.google.com [IPv6:2607:f8b0:4864:20::844]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id EBA46C061260 for ; Thu, 3 Sep 2020 15:27:18 -0700 (PDT) Received: by mail-qt1-x844.google.com with SMTP id 92so3231962qtb.6 for ; Thu, 03 Sep 2020 15:27:18 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=marek-ca.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=dM7ktuvRnNDJhV9rKWL8APHzBx/AziZoIpWf8IG7AUI=; b=MR7WpCjTZzddZmNQKvfsltWEajGjdTbkA1/+wF9PTaKAtiCd5xCnEtnYhgETO34XLy xHY9mmqBJ1RE6Sf697zyATDLkqbn+VCofqJFNaVNI26sKSKHGmC6QqKBo+z94SOyRyzt Dan/u4PKnGmkKG2f5Xv39WAFTNUDPYNU0fQPleMw2UFJFmO+LL+DfUs97IrMFY7I1GtV 3me3G48FcyCpqgt7f8ZSH7oDiIVJZE4h9/xRuSTf8D9+f2U3Gfv8Ke39saW+aIUOmpRw 5kMxnuc/b0DLA9x6dH37fkMI7Hp2lRJ5uBCpcrYHU//ozVQdwsk4sNAThZP62jnsrvAT ZD+w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=dM7ktuvRnNDJhV9rKWL8APHzBx/AziZoIpWf8IG7AUI=; b=hZpYRmtMQK5xOHdagBoqIOsyD4QXpOJ8V5TbVjxNbjSupIuVhJ/1l1SJwsWkI4eK79 /luIhROjAsvThXJGAcyhIkpKiSAVVzKMsplEQhlexOTVRNzfqvuVMcWZChqksXy0f9qV WmCPltg1jDtS431RjwgROz7kjmgfQI9vRLxn/PMX+ZLN2VQsQOms0u+vQaXh94GICZ27 K2CjRsb8xq5rFbmZeys18btqptxBDn1zBAlBVjq70pFkaiT/75TERu5k7P1weUZmC1cc BfFAO7N62FGCZJRlyIzTwjAJAgmao6B1gpyFvW26XOu43+xpP/LrnX5CTcMHObSzdZO6 rxmw== X-Gm-Message-State: AOAM5320n9Oy0PPg3yRDIvtEk8Q8oPh9tvDYZmyDf7NqrjtF7lLZ/WLP Pi3BI4AETtzEBxWu++V0mn3Gqg== X-Received: by 2002:ac8:3836:: with SMTP id q51mr5924878qtb.41.1599172038100; Thu, 03 Sep 2020 15:27:18 -0700 (PDT) Received: from localhost.localdomain ([147.253.86.153]) by smtp.gmail.com with ESMTPSA id y30sm3217157qth.7.2020.09.03.15.27.17 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 03 Sep 2020 15:27:17 -0700 (PDT) From: Jonathan Marek To: linux-arm-msm@vger.kernel.org Cc: Andy Gross , Bjorn Andersson , Michael Turquette , Stephen Boyd , Rob Herring , Taniya Das , linux-clk@vger.kernel.org (open list:COMMON CLK FRAMEWORK), devicetree@vger.kernel.org (open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS), linux-kernel@vger.kernel.org (open list) Subject: [PATCH v2 4/7] dt-bindings: clock: Introduce QCOM SM8150 display clock bindings Date: Thu, 3 Sep 2020 18:26:12 -0400 Message-Id: <20200903222620.27448-5-jonathan@marek.ca> X-Mailer: git-send-email 2.26.1 In-Reply-To: <20200903222620.27448-1-jonathan@marek.ca> References: <20200903222620.27448-1-jonathan@marek.ca> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add device tree bindings for display clock controller for Qualcomm Technology Inc's SM8150 SoCs. Signed-off-by: Jonathan Marek --- .../bindings/clock/qcom,dispcc.yaml | 4 +- .../dt-bindings/clock/qcom,dispcc-sm8150.h | 69 +++++++++++++++++++ 2 files changed, 72 insertions(+), 1 deletion(-) create mode 100644 include/dt-bindings/clock/qcom,dispcc-sm8150.h diff --git a/Documentation/devicetree/bindings/clock/qcom,dispcc.yaml b/Documentation/devicetree/bindings/clock/qcom,dispcc.yaml index ef0321ace786..5b5c7fa6375e 100644 --- a/Documentation/devicetree/bindings/clock/qcom,dispcc.yaml +++ b/Documentation/devicetree/bindings/clock/qcom,dispcc.yaml @@ -11,17 +11,19 @@ maintainers: description: | Qualcomm display clock control module which supports the clocks, resets and - power domains on SDM845/SC7180. + power domains on SDM845/SC7180/SM8150. See also: dt-bindings/clock/qcom,dispcc-sdm845.h dt-bindings/clock/qcom,dispcc-sc7180.h + dt-bindings/clock/qcom,dispcc-sm8150.h properties: compatible: enum: - qcom,sdm845-dispcc - qcom,sc7180-dispcc + - qcom,sm8150-dispcc # NOTE: sdm845.dtsi existed for quite some time and specified no clocks. # The code had to use hardcoded mechanisms to find the input clocks. diff --git a/include/dt-bindings/clock/qcom,dispcc-sm8150.h b/include/dt-bindings/clock/qcom,dispcc-sm8150.h new file mode 100644 index 000000000000..2b96b0b4fe97 --- /dev/null +++ b/include/dt-bindings/clock/qcom,dispcc-sm8150.h @@ -0,0 +1,69 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved. + */ + +#ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_SM8150_H +#define _DT_BINDINGS_CLK_QCOM_DISP_CC_SM8150_H + +/* DISP_CC clock registers */ +#define DISP_CC_MDSS_AHB_CLK 0 +#define DISP_CC_MDSS_AHB_CLK_SRC 1 +#define DISP_CC_MDSS_BYTE0_CLK 2 +#define DISP_CC_MDSS_BYTE0_CLK_SRC 3 +#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC 4 +#define DISP_CC_MDSS_BYTE0_INTF_CLK 5 +#define DISP_CC_MDSS_BYTE1_CLK 6 +#define DISP_CC_MDSS_BYTE1_CLK_SRC 7 +#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC 8 +#define DISP_CC_MDSS_BYTE1_INTF_CLK 9 +#define DISP_CC_MDSS_DP_AUX1_CLK 10 +#define DISP_CC_MDSS_DP_AUX1_CLK_SRC 11 +#define DISP_CC_MDSS_DP_AUX_CLK 12 +#define DISP_CC_MDSS_DP_AUX_CLK_SRC 13 +#define DISP_CC_MDSS_DP_CRYPTO1_CLK 14 +#define DISP_CC_MDSS_DP_CRYPTO1_CLK_SRC 15 +#define DISP_CC_MDSS_DP_CRYPTO_CLK 16 +#define DISP_CC_MDSS_DP_CRYPTO_CLK_SRC 17 +#define DISP_CC_MDSS_DP_LINK1_CLK 18 +#define DISP_CC_MDSS_DP_LINK1_CLK_SRC 19 +#define DISP_CC_MDSS_DP_LINK1_INTF_CLK 20 +#define DISP_CC_MDSS_DP_LINK_CLK 21 +#define DISP_CC_MDSS_DP_LINK_CLK_SRC 22 +#define DISP_CC_MDSS_DP_LINK_INTF_CLK 23 +#define DISP_CC_MDSS_DP_PIXEL1_CLK 24 +#define DISP_CC_MDSS_DP_PIXEL1_CLK_SRC 25 +#define DISP_CC_MDSS_DP_PIXEL2_CLK 26 +#define DISP_CC_MDSS_DP_PIXEL2_CLK_SRC 27 +#define DISP_CC_MDSS_DP_PIXEL_CLK 28 +#define DISP_CC_MDSS_DP_PIXEL_CLK_SRC 29 +#define DISP_CC_MDSS_ESC0_CLK 30 +#define DISP_CC_MDSS_ESC0_CLK_SRC 31 +#define DISP_CC_MDSS_ESC1_CLK 32 +#define DISP_CC_MDSS_ESC1_CLK_SRC 33 +#define DISP_CC_MDSS_MDP_CLK 34 +#define DISP_CC_MDSS_MDP_CLK_SRC 35 +#define DISP_CC_MDSS_MDP_LUT_CLK 36 +#define DISP_CC_MDSS_NON_GDSC_AHB_CLK 37 +#define DISP_CC_MDSS_PCLK0_CLK 38 +#define DISP_CC_MDSS_PCLK0_CLK_SRC 39 +#define DISP_CC_MDSS_PCLK1_CLK 40 +#define DISP_CC_MDSS_PCLK1_CLK_SRC 41 +#define DISP_CC_MDSS_ROT_CLK 42 +#define DISP_CC_MDSS_ROT_CLK_SRC 43 +#define DISP_CC_MDSS_RSCC_AHB_CLK 44 +#define DISP_CC_MDSS_RSCC_VSYNC_CLK 45 +#define DISP_CC_MDSS_VSYNC_CLK 46 +#define DISP_CC_MDSS_VSYNC_CLK_SRC 47 +#define DISP_CC_PLL0 48 +#define DISP_CC_PLL1 49 + +/* DISP_CC Reset */ +#define DISP_CC_MDSS_CORE_BCR 0 +#define DISP_CC_MDSS_RSCC_BCR 1 +#define DISP_CC_MDSS_SPDM_BCR 2 + +/* DISP_CC GDSCR */ +#define MDSS_GDSC 0 + +#endif -- 2.26.1