Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp1686342pxk; Fri, 4 Sep 2020 16:40:55 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyuOv2yhpYcclSFvRlGvNWVm+E95aAlNP0I8Cbx8KLZps4y9onKApZ5tEwG80rGjuVjRGi1 X-Received: by 2002:aa7:d1ce:: with SMTP id g14mr11249398edp.153.1599262854904; Fri, 04 Sep 2020 16:40:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1599262854; cv=none; d=google.com; s=arc-20160816; b=Tm/Mn2f0uPsEcKPgsKg1OvRlAFr5bTK1n5/LnNxrO5I+RNTTNrDuziYFU9DhIAVHD5 y9WCl+oFCpxoJR8tdk4GTUYMVbuxbZqp9lfLjAaFLQt7D7IQeCONpwBWU5Y8RhfCeVow k7+gniJWFa8W3c1p6Qn0buNOXpZXYmRVE0PaZYqT6sqvjxSjg8Rh19vH9TbraKo7O1tb KaDcufbLdQRx+R1qtUNbDe/v2RN/cksVSTenugG2GoV8SA0iJejA80m2H4r8HNhEGAgy pv0ri0+PyZJZ+JIpfiVAWVplNds2SRGPrgELkmyz0fYWzzwgsY+4wW92qO2IISDZ+mM0 +C5w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=SFOxr4LelQLMmOM0t0kmRwoJ1V/WzAOrAR4/yWwZRUY=; b=o4BnHgOrmJLUC+fugkD0dAwMUKCZD1Yq/x/RYjFFWbcEI+WEhqltRHuBhiXho1xI53 D+n+kfM4cipG8Z8nlKE1F4aWH7vlyQOVcddiFHYZuDlzjTsZVxNmhpDklGUf5GQ5ThM9 Go4NBfB0FDEMUNISoet7LWFQeQwzvueTuUbsUAEezFY8OjTphmq/eQHMLIASwnEwtTh7 eeCjBdRa5EMg8BPYXQahXDCgYZ3P/p6Xe3wEPMksKwlmkUPvOZFrdZI8//VnyHTn7KYJ bS8IiZj6WBiB+9ucCx0vc3t9gCJNIDsE1pJYTVcnVm/+XIg+TbWlgPAdm9i9z0te1G8a WnTw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=ymFjVPZQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c23si5035557edu.19.2020.09.04.16.40.32; Fri, 04 Sep 2020 16:40:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=ymFjVPZQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728269AbgIDXi6 (ORCPT + 99 others); Fri, 4 Sep 2020 19:38:58 -0400 Received: from fllv0015.ext.ti.com ([198.47.19.141]:49674 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727986AbgIDXi5 (ORCPT ); Fri, 4 Sep 2020 19:38:57 -0400 Received: from fllv0035.itg.ti.com ([10.64.41.0]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id 084NcrdZ082111; Fri, 4 Sep 2020 18:38:53 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1599262733; bh=SFOxr4LelQLMmOM0t0kmRwoJ1V/WzAOrAR4/yWwZRUY=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=ymFjVPZQSCxQJitTpmf0tljabx7nR9kDw/CUdHTscyKs28He5zPTm9YpTbNl8wew5 AJipuBu8C2cbVNoxuibZHUg8HA8UQ/MY1HeLiRHJXddv6XMATt4WAedaVF6i4j5/Qh vaZMlWDgPXW7m9EWOw4ZC4/wC55BKDFEJq1/cDhU= Received: from DFLE115.ent.ti.com (dfle115.ent.ti.com [10.64.6.36]) by fllv0035.itg.ti.com (8.15.2/8.15.2) with ESMTP id 084NcrZt011937; Fri, 4 Sep 2020 18:38:53 -0500 Received: from DFLE109.ent.ti.com (10.64.6.30) by DFLE115.ent.ti.com (10.64.6.36) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3; Fri, 4 Sep 2020 18:38:53 -0500 Received: from fllv0039.itg.ti.com (10.64.41.19) by DFLE109.ent.ti.com (10.64.6.30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3 via Frontend Transport; Fri, 4 Sep 2020 18:38:53 -0500 Received: from localhost (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0039.itg.ti.com (8.15.2/8.15.2) with ESMTP id 084Ncq5p057072; Fri, 4 Sep 2020 18:38:52 -0500 From: Grygorii Strashko To: Tero Kristo , Nishanth Menon CC: Peter Ujfalusi , Rob Herring , Vignesh Raghavendra , , , Sekhar Nori , Suman Anna , Grygorii Strashko Subject: [PATCH 4/4] arm64: dts: ti: k3-j7200-common-proc-board: add mcu cpsw nuss pinmux and phy defs Date: Sat, 5 Sep 2020 02:38:30 +0300 Message-ID: <20200904233830.11370-5-grygorii.strashko@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200904233830.11370-1-grygorii.strashko@ti.com> References: <20200904233830.11370-1-grygorii.strashko@ti.com> MIME-Version: 1.0 Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The TI j7200 EVM base board has TI DP83867 PHY connected to external CPSW NUSS Port 1 in rgmii-rxid mode. Hence, add pinmux and Ethernet PHY configuration for TI j7200 SoC MCU Gigabit Ethernet two ports Switch subsystem (CPSW NUSS). Signed-off-by: Grygorii Strashko --- .../dts/ti/k3-j7200-common-proc-board.dts | 45 +++++++++++++++++++ 1 file changed, 45 insertions(+) diff --git a/arch/arm64/boot/dts/ti/k3-j7200-common-proc-board.dts b/arch/arm64/boot/dts/ti/k3-j7200-common-proc-board.dts index e27069317c4e..52bde66930d1 100644 --- a/arch/arm64/boot/dts/ti/k3-j7200-common-proc-board.dts +++ b/arch/arm64/boot/dts/ti/k3-j7200-common-proc-board.dts @@ -6,6 +6,7 @@ /dts-v1/; #include "k3-j7200-som-p0.dtsi" +#include / { chosen { @@ -14,6 +15,32 @@ }; }; +&wkup_pmx0 { + mcu_cpsw_pins_default: mcu_cpsw_pins_default { + pinctrl-single,pins = < + J721E_WKUP_IOPAD(0x0068, PIN_OUTPUT, 0) /* MCU_RGMII1_TX_CTL */ + J721E_WKUP_IOPAD(0x006c, PIN_INPUT, 0) /* MCU_RGMII1_RX_CTL */ + J721E_WKUP_IOPAD(0x0070, PIN_OUTPUT, 0) /* MCU_RGMII1_TD3 */ + J721E_WKUP_IOPAD(0x0074, PIN_OUTPUT, 0) /* MCU_RGMII1_TD2 */ + J721E_WKUP_IOPAD(0x0078, PIN_OUTPUT, 0) /* MCU_RGMII1_TD1 */ + J721E_WKUP_IOPAD(0x007c, PIN_OUTPUT, 0) /* MCU_RGMII1_TD0 */ + J721E_WKUP_IOPAD(0x0088, PIN_INPUT, 0) /* MCU_RGMII1_RD3 */ + J721E_WKUP_IOPAD(0x008c, PIN_INPUT, 0) /* MCU_RGMII1_RD2 */ + J721E_WKUP_IOPAD(0x0090, PIN_INPUT, 0) /* MCU_RGMII1_RD1 */ + J721E_WKUP_IOPAD(0x0094, PIN_INPUT, 0) /* MCU_RGMII1_RD0 */ + J721E_WKUP_IOPAD(0x0080, PIN_INPUT, 0) /* MCU_RGMII1_TXC */ + J721E_WKUP_IOPAD(0x0084, PIN_INPUT, 0) /* MCU_RGMII1_RXC */ + >; + }; + + mcu_mdio_pins_default: mcu_mdio1_pins_default { + pinctrl-single,pins = < + J721E_WKUP_IOPAD(0x009c, PIN_OUTPUT, 0) /* (L1) MCU_MDIO0_MDC */ + J721E_WKUP_IOPAD(0x0098, PIN_INPUT, 0) /* (L4) MCU_MDIO0_MDIO */ + >; + }; +}; + &wkup_uart0 { /* Wakeup UART is used by System firmware */ status = "disabled"; @@ -62,3 +89,21 @@ /* UART not brought out */ status = "disabled"; }; + +&mcu_cpsw { + pinctrl-names = "default"; + pinctrl-0 = <&mcu_cpsw_pins_default &mcu_mdio_pins_default>; +}; + +&davinci_mdio { + phy0: ethernet-phy@0 { + reg = <0>; + ti,rx-internal-delay = ; + ti,fifo-depth = ; + }; +}; + +&cpsw_port1 { + phy-mode = "rgmii-rxid"; + phy-handle = <&phy0>; +}; -- 2.17.1