Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp1687058pxk; Fri, 4 Sep 2020 16:42:42 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw7LumFkRj0rvrsdkj6w/kLMPitAuJIhUP0ihut47CWYO8qjpL7Z+uDq3X1ABt91umhzKaX X-Received: by 2002:a50:9fe6:: with SMTP id c93mr11138893edf.151.1599262962031; Fri, 04 Sep 2020 16:42:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1599262962; cv=none; d=google.com; s=arc-20160816; b=G0uOKb8+3P+xvdqMUs4UeD1281mavYPEAmtCiROcfJ2HAUZtfk24fw2pNZVlefh9WC 8gp6h3bGrQFRyoCkBracipCPsPk59Tbf6T7fIDYiHvWfT6hgY0oA1av2gqbu0h3s60xx Ljlgi6F7aaoq5eJZoQkErcmbAZG7RBV3ylDYcv5LMDA0Pn24m8L52We3sGB9eWd1YszM hEjl5pw5uTfhCU9yMDxNIxp6z1cy/mD0bu4Cv4p8cxKUECAYDYs2x8T/Agj39fxx1jOz vLrqnUDj36S4zQSjLQHCRPpTAEYg86NuXd5vpi5xsOwdzsa2Gi0nlvqdixQepA0X18k5 Xumw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=PKOejH6vx5nLOnIDQFUSZ/d82lIDZbEh+49+G1IcozA=; b=rK1ZfqBzTEBJ4InGeP3BYxy3U3mkrzEkPU98h1Nx5VYZvGc4EVfkOH4ESgmYzvd2vr W45IBPvAkVp6nTFl35wq4IsG9VW0CNFdLzJAC/Q4D3Y+9JAn9TYesPJ3iOe3wZWbPS0q Y4/sRYTso2zlVJXMUPW+LsQ7LTH1mHEnXRVADDaDrXtl+kgPRfARQVA9ANKVwf7ghKp3 MiOGIInItqzVugrFxZzv73UGAvvtiUuTbDf8t1CKFYAS/ftEJsUl1n2eo7GBxXWY0K4S p9OK4V+ZVZbR7q6djrOiLqxrq3TwapBjZzaWEYg4H8RTCmNz4MkbKaZTSUA/RHv5MUOR NmBg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=WR07Ld5N; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id u5si5144088edy.385.2020.09.04.16.42.18; Fri, 04 Sep 2020 16:42:42 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=WR07Ld5N; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728202AbgIDXiz (ORCPT + 99 others); Fri, 4 Sep 2020 19:38:55 -0400 Received: from fllv0015.ext.ti.com ([198.47.19.141]:49662 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727986AbgIDXiw (ORCPT ); Fri, 4 Sep 2020 19:38:52 -0400 Received: from lelv0266.itg.ti.com ([10.180.67.225]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id 084NckJb082081; Fri, 4 Sep 2020 18:38:46 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1599262726; bh=PKOejH6vx5nLOnIDQFUSZ/d82lIDZbEh+49+G1IcozA=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=WR07Ld5NufEy4+SmhR3wafdWaNN2BmQMiHeK3mOxMlN6W3+xNwsMRrYm8W8JOfHfV OCF4ANGWVewwp1EtXeao0jYIu+k1rba9u2aHqeKKroZMMMFGaSYwviYn8yWtkjTTaZ nOUr5Douxl65RhPU2cemgx7qIGb3xVAuWKyTo2XY= Received: from DFLE113.ent.ti.com (dfle113.ent.ti.com [10.64.6.34]) by lelv0266.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 084Ncke1107145 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Fri, 4 Sep 2020 18:38:46 -0500 Received: from DFLE102.ent.ti.com (10.64.6.23) by DFLE113.ent.ti.com (10.64.6.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3; Fri, 4 Sep 2020 18:38:46 -0500 Received: from lelv0327.itg.ti.com (10.180.67.183) by DFLE102.ent.ti.com (10.64.6.23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3 via Frontend Transport; Fri, 4 Sep 2020 18:38:46 -0500 Received: from localhost (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0327.itg.ti.com (8.15.2/8.15.2) with ESMTP id 084NcjJb039429; Fri, 4 Sep 2020 18:38:45 -0500 From: Grygorii Strashko To: Tero Kristo , Nishanth Menon CC: Peter Ujfalusi , Rob Herring , Vignesh Raghavendra , , , Sekhar Nori , Suman Anna , Grygorii Strashko Subject: [PATCH 3/4] arm64: dts: ti: k3-j7200-mcu: add mcu cpsw nuss node Date: Sat, 5 Sep 2020 02:38:29 +0300 Message-ID: <20200904233830.11370-4-grygorii.strashko@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200904233830.11370-1-grygorii.strashko@ti.com> References: <20200904233830.11370-1-grygorii.strashko@ti.com> MIME-Version: 1.0 Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add DT node for The TI j7200 MCU SoC Gigabit Ethernet two ports Switch subsystem (MCU CPSW NUSS). Signed-off-by: Grygorii Strashko --- .../boot/dts/ti/k3-j7200-mcu-wakeup.dtsi | 74 +++++++++++++++++++ 1 file changed, 74 insertions(+) diff --git a/arch/arm64/boot/dts/ti/k3-j7200-mcu-wakeup.dtsi b/arch/arm64/boot/dts/ti/k3-j7200-mcu-wakeup.dtsi index 9ecb7e0c9cf7..06cd6a80a499 100644 --- a/arch/arm64/boot/dts/ti/k3-j7200-mcu-wakeup.dtsi +++ b/arch/arm64/boot/dts/ti/k3-j7200-mcu-wakeup.dtsi @@ -34,6 +34,20 @@ }; }; + mcu_conf: syscon@40f00000 { + compatible = "syscon", "simple-mfd"; + reg = <0x0 0x40f00000 0x0 0x20000>; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0x0 0x0 0x40f00000 0x20000>; + + phy_gmii_sel: phy@4040 { + compatible = "ti,am654-phy-gmii-sel"; + reg = <0x4040 0x4>; + #phy-cells = <1>; + }; + }; + chipid@43000014 { compatible = "ti,am654-chipid"; reg = <0x0 0x43000014 0x0 0x4>; @@ -125,4 +139,64 @@ ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */ }; }; + + mcu_cpsw: ethernet@46000000 { + compatible = "ti,j721e-cpsw-nuss"; + #address-cells = <2>; + #size-cells = <2>; + reg = <0x0 0x46000000 0x0 0x200000>; + reg-names = "cpsw_nuss"; + ranges = <0x0 0x0 0x0 0x46000000 0x0 0x200000>; + dma-coherent; + clocks = <&k3_clks 18 21>; + clock-names = "fck"; + power-domains = <&k3_pds 18 TI_SCI_PD_EXCLUSIVE>; + + dmas = <&mcu_udmap 0xf000>, + <&mcu_udmap 0xf001>, + <&mcu_udmap 0xf002>, + <&mcu_udmap 0xf003>, + <&mcu_udmap 0xf004>, + <&mcu_udmap 0xf005>, + <&mcu_udmap 0xf006>, + <&mcu_udmap 0xf007>, + <&mcu_udmap 0x7000>; + dma-names = "tx0", "tx1", "tx2", "tx3", + "tx4", "tx5", "tx6", "tx7", + "rx"; + + ethernet-ports { + #address-cells = <1>; + #size-cells = <0>; + + cpsw_port1: port@1 { + reg = <1>; + ti,mac-only; + label = "port1"; + ti,syscon-efuse = <&mcu_conf 0x200>; + phys = <&phy_gmii_sel 1>; + }; + }; + + davinci_mdio: mdio@f00 { + compatible = "ti,cpsw-mdio","ti,davinci_mdio"; + reg = <0x0 0xf00 0x0 0x100>; + #address-cells = <1>; + #size-cells = <0>; + clocks = <&k3_clks 18 21>; + clock-names = "fck"; + bus_freq = <1000000>; + }; + + cpts@3d000 { + compatible = "ti,am65-cpts"; + reg = <0x0 0x3d000 0x0 0x400>; + clocks = <&k3_clks 18 2>; + clock-names = "cpts"; + interrupts-extended = <&gic500 GIC_SPI 858 IRQ_TYPE_LEVEL_HIGH>; + interrupt-names = "cpts"; + ti,cpts-ext-ts-inputs = <4>; + ti,cpts-periodic-outputs = <2>; + }; + }; }; -- 2.17.1