Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp3083418pxk; Mon, 7 Sep 2020 02:40:59 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzY5vAtfd96QwY1yWi3jfQ5oM6RsW+C4YWChK4xrRrwU4NFM4i2zf5kaiNKWTjIYghjD9qw X-Received: by 2002:a17:906:fb84:: with SMTP id lr4mr21170440ejb.282.1599471659120; Mon, 07 Sep 2020 02:40:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1599471659; cv=none; d=google.com; s=arc-20160816; b=nsKqx7iAzbaFn3BTBtIPRf0b7UBpF1AaKjOZv+cmpxkYHyiXpQlZ3wyFspWImkaccC 19bx/3zSJMHmQ1IWObIBJeKeZWb6H/uzjE9tNfrcf3pPPvRSAiYHUoLVTxJ9jcCCzdtS fO/Iyyn2oP8wvdrwbF4PRHPcAtfepSEDsvahtrXJnYDCUTDkCw28Fm1p9LitPlnC9Ecd GNiBQj8DKRT5goFhclxiVNdYCX6UVYNMRYBL/Bk2OX/42cmgTZ9BmBEElC+2eXtK9tTi 9lZgAWOr7oQpnzXG5EloBzeXDPP7pMpwmTpc9+74EQ6Tfe07OJAxU1SiGYjnK5fCg1Fs yKYQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=jGO9jVZrhEmOJuA/klWeCEUWDNhPqBa3VGuy7F9/Vdw=; b=j9JBQTlH5lIKF4zskxkJzx3TNwtknVt9oVqeR6748O1ZsyquRnWBeF2jMkYekzY7cO bmjxkeH5Mx8zWQbVpRgO8Cd/NikqiahJevDjvr+V+y9QvA/eIZuRpNt6yrMGcbPOoTcM hDo6GHofBB98yRVpIFICI5U5SAgicjz3kl1Km1sVDk9npS+cYUARh0AcK2tNncaPr8zP A0rhs0Bt2cN1Qz3uuYSSf89ZOGVOwSgDUbopzCGPcVvxRO9H6+7K9vD2igbpuTZRLGeb Oab3+5X8NZThQ3RfgB/Fh0pTmuJ15D+SV9ZvTaAy8z5uCxLw9Vz7HcUwakzekJrLCAhi n+LQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b="sbm/2Ru6"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e21si10038793eje.2.2020.09.07.02.40.37; Mon, 07 Sep 2020 02:40:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b="sbm/2Ru6"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728451AbgIGJit (ORCPT + 99 others); Mon, 7 Sep 2020 05:38:49 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54506 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728199AbgIGJiX (ORCPT ); Mon, 7 Sep 2020 05:38:23 -0400 Received: from mail-wr1-x441.google.com (mail-wr1-x441.google.com [IPv6:2a00:1450:4864:20::441]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 520F6C061795 for ; Mon, 7 Sep 2020 02:38:21 -0700 (PDT) Received: by mail-wr1-x441.google.com with SMTP id c15so15027899wrs.11 for ; Mon, 07 Sep 2020 02:38:21 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=jGO9jVZrhEmOJuA/klWeCEUWDNhPqBa3VGuy7F9/Vdw=; b=sbm/2Ru6SVsfEWGzwKaKy7VXjGX3mGxOom64+kE0Oszzdi7Ww+d9Zfm4erX8eRLmbV DbYZoQRanHmw4w1LIHpa1H5NNjYm97RnjgHPArakCjXLwNKnVFeV5jcqwW7nNW5M+KVV u4cogdWysSrA7LWl1nqBOXudYBrn3esQkNh8+mrl3Ltz76wei1Ct3hbv8hSQ8KUOAkf5 aD4KZcSjC/YNOUTB4xcG57Dz0v8rn25BaY8pVKq6eYB/3zU7au/5TKTzM7mduvQPYKoc Cs9qxVACKdI1/Hey37SFYEszgSqJeIbRDVUX3/YAsp7EkDp22f9ea89Ic1KjYeLExjfS Qm3w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=jGO9jVZrhEmOJuA/klWeCEUWDNhPqBa3VGuy7F9/Vdw=; b=K7p1yoiiAMX1jF9SD/83UoOxY8bMhZ2XBLtg9mJj6Xz5QP9rUlN/kA11gp/IO1Dkln 1YhE8EjDBAAZCHRmolyB5BvSr6L+AZ0WS4S6hE+KKtwbpi8g79IlrbXp322b1PRPt/fa /m/SfLX7dmeMuaB9wbsIZcqePGLsTHEzeBGGW7hgIwK6UA5LM071H0pUcDQjtIKyeXHP VtIfl3KkKas/GuHnchHPGFvJrc61X8bMmL/wrvjcOv4nB5v85t2emsid73Jj3C2ylZ9M 15rc3FHRSuz0gIgRGBXpRynEGWz6RXEgH2B/+sNe8aEHPQfPYXRG6zUOQ+X5EoAKu4zE jnPw== X-Gm-Message-State: AOAM533DTBtu+q/KOkjGjvYyjTQtLjBf9+0eFuKmUrvJARTqBmE1UqqW L74Z5v6Li7X1QyZn6MKU2QEyMQ== X-Received: by 2002:adf:9591:: with SMTP id p17mr21462232wrp.237.1599471499897; Mon, 07 Sep 2020 02:38:19 -0700 (PDT) Received: from bender.baylibre.local ([2a01:e35:2ec0:82b0:5405:9623:e2f1:b2ac]) by smtp.gmail.com with ESMTPSA id n17sm25170687wrw.0.2020.09.07.02.38.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 07 Sep 2020 02:38:18 -0700 (PDT) From: Neil Armstrong To: jbrunet@baylibre.com Cc: linux-amlogic@lists.infradead.org, linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Neil Armstrong Subject: [PATCH 4/4] clk: meson: axg: add MIPI DSI Host clock Date: Mon, 7 Sep 2020 11:38:10 +0200 Message-Id: <20200907093810.6585-5-narmstrong@baylibre.com> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20200907093810.6585-1-narmstrong@baylibre.com> References: <20200907093810.6585-1-narmstrong@baylibre.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds the MIPI DSI Host clock, used to measure the signal timings (ENC VSYNC or DW-MIPI-DSI eDPI timings). Signed-off-by: Neil Armstrong --- drivers/clk/meson/axg.c | 66 +++++++++++++++++++++++++++++++++++++++++ drivers/clk/meson/axg.h | 4 ++- 2 files changed, 69 insertions(+), 1 deletion(-) diff --git a/drivers/clk/meson/axg.c b/drivers/clk/meson/axg.c index 2550616c14b0..0094ca6388d8 100644 --- a/drivers/clk/meson/axg.c +++ b/drivers/clk/meson/axg.c @@ -1724,6 +1724,66 @@ static struct clk_regmap axg_cts_encl = { }, }; +/* MIPI DSI Host Clock */ + +static const struct clk_parent_data axg_vdin_meas_parent_data[] = { + { .fw_name = "xtal", }, + { .hw = &axg_fclk_div4.hw }, + { .hw = &axg_fclk_div3.hw }, + { .hw = &axg_fclk_div5.hw }, + { }, + { }, + { .hw = &axg_fclk_div2.hw }, + { .hw = &axg_fclk_div7.hw }, +}; + +static struct clk_regmap axg_vdin_meas_sel = { + .data = &(struct clk_regmap_mux_data){ + .offset = HHI_VDIN_MEAS_CLK_CNTL, + .mask = 0x7, + .shift = 21, + .flags = CLK_MUX_ROUND_CLOSEST, + }, + .hw.init = &(struct clk_init_data){ + .name = "vdin_meas_sel", + .ops = &clk_regmap_mux_ops, + .parent_data = axg_vdin_meas_parent_data, + .num_parents = ARRAY_SIZE(axg_vdin_meas_parent_data), + .flags = CLK_SET_RATE_NO_REPARENT, + }, +}; + +static struct clk_regmap axg_vdin_meas_div = { + .data = &(struct clk_regmap_div_data){ + .offset = HHI_VDIN_MEAS_CLK_CNTL, + .shift = 12, + .width = 7, + }, + .hw.init = &(struct clk_init_data){ + .name = "vdin_meas_div", + .ops = &clk_regmap_divider_ops, + .parent_hws = (const struct clk_hw *[]) { + &axg_vdin_meas_sel.hw }, + .num_parents = 1, + .flags = CLK_SET_RATE_PARENT, + }, +}; + +static struct clk_regmap axg_vdin_meas = { + .data = &(struct clk_regmap_gate_data){ + .offset = HHI_VDIN_MEAS_CLK_CNTL, + .bit_idx = 20, + }, + .hw.init = &(struct clk_init_data) { + .name = "vdin_meas", + .ops = &clk_regmap_gate_ops, + .parent_hws = (const struct clk_hw *[]) { + &axg_vdin_meas_div.hw }, + .num_parents = 1, + .flags = CLK_SET_RATE_PARENT, + }, +}; + static u32 mux_table_gen_clk[] = { 0, 4, 5, 6, 7, 8, 9, 10, 11, 13, 14, }; static const struct clk_parent_data gen_clk_parent_data[] = { @@ -1987,6 +2047,9 @@ static struct clk_hw_onecell_data axg_hw_onecell_data = { [CLKID_VCLK2_DIV12] = &axg_vclk2_div12.hw, [CLKID_CTS_ENCL_SEL] = &axg_cts_encl_sel.hw, [CLKID_CTS_ENCL] = &axg_cts_encl.hw, + [CLKID_VDIN_MEAS_SEL] = &axg_vdin_meas_sel.hw, + [CLKID_VDIN_MEAS_DIV] = &axg_vdin_meas_div.hw, + [CLKID_VDIN_MEAS] = &axg_vdin_meas.hw, [NR_CLKS] = NULL, }, .num = NR_CLKS, @@ -2115,6 +2178,9 @@ static struct clk_regmap *const axg_clk_regmaps[] = { &axg_vclk2_div12_en, &axg_cts_encl_sel, &axg_cts_encl, + &axg_vdin_meas_sel, + &axg_vdin_meas_div, + &axg_vdin_meas, }; static const struct meson_eeclkc_data axg_clkc_data = { diff --git a/drivers/clk/meson/axg.h b/drivers/clk/meson/axg.h index a8787b394a47..481b307ea3cb 100644 --- a/drivers/clk/meson/axg.h +++ b/drivers/clk/meson/axg.h @@ -158,8 +158,10 @@ #define CLKID_VCLK2_DIV6_EN 120 #define CLKID_VCLK2_DIV12_EN 121 #define CLKID_CTS_ENCL_SEL 132 +#define CLKID_VDIN_MEAS_SEL 134 +#define CLKID_VDIN_MEAS_DIV 135 -#define NR_CLKS 134 +#define NR_CLKS 137 /* include the CLKIDs that have been made part of the DT binding */ #include -- 2.22.0