Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp147697pxk; Wed, 9 Sep 2020 01:16:12 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxMHrKi5q3IIcd3wwekQ9lL/IuzlbOb584ToMbCMQyQ3MeKuPFMxExibllSyqOYz9h2jtM1 X-Received: by 2002:a17:906:14c9:: with SMTP id y9mr2582020ejc.523.1599639372776; Wed, 09 Sep 2020 01:16:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1599639372; cv=none; d=google.com; s=arc-20160816; b=feADNXzUiDswWZSyZ5BaxhvmIpC2rPkI8uUbAlbLd66lIMf8rg649945dtLx2xDTGL iS0T+YIE3JAfFkdKgx2GKIDEYmRKXmGd7mV+lSWEVgQR44gNW9gNfmswh1apVyQyj9TR CXiax9gryNPHPS/XVkVh+gJZ/wK3GMWYEjOcSkXgh89D6x71qwoW60LcYDoLp/23FKpL ar1NO84Gjo02j6BoEsl7tGUSGxbzkYt0UWVqPqlsIV33CSqPw1MWNHWUrL5AZnxlxlLp VcQrL1Hu6IZaHzSoffkhlQ8ggNR+zgieGhAuzm4XAxmFdGUkCAJ/6s7ty0S2fdSwiulU pqJQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:content-transfer-encoding :mime-version:references:in-reply-to:message-id:date:subject:cc:to :from; bh=ydUCv04nwV4nonbh9Ml7iV9+6TsOx98+CS867/wF3Ok=; b=xaJ1zTIJLNFbnXdQ3hdZEkYa9w/bNwrYyRQlXSsfpRksOzbMfbjZ/OBHhwsyx0btsn Cv9OcguimZ4X+n12iaOJNHYhtxJlOhqETUUI4U4cSlkQSoYUOzMoz/HNOdfaGZ1gaQty +CY/dB6kjEWlPmZvMpZPPSATECwl5NXUUK85UyQGUeckRWXCYh5ndT/G48cBa125gTUy j80IBMqVO8HUKV1MWcNNszB6uG9e7Ay2iAzSsGVYhJFxO/nE5zHMNIUkMRfM/ZR3Rud3 DdD/ZVV5HqHO2hN68h71xpikM48R667rOmGyB+7xHzhapttd8TrOTSV/8Y75jLENxS91 yH6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b="VtnDf/7P"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j10si975044ejv.425.2020.09.09.01.15.49; Wed, 09 Sep 2020 01:16:12 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b="VtnDf/7P"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730255AbgIIIMh (ORCPT + 99 others); Wed, 9 Sep 2020 04:12:37 -0400 Received: from hqnvemgate25.nvidia.com ([216.228.121.64]:14932 "EHLO hqnvemgate25.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729275AbgIIILI (ORCPT ); Wed, 9 Sep 2020 04:11:08 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate25.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 09 Sep 2020 01:10:17 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Wed, 09 Sep 2020 01:11:07 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Wed, 09 Sep 2020 01:11:07 -0700 Received: from HQMAIL109.nvidia.com (172.20.187.15) by HQMAIL109.nvidia.com (172.20.187.15) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 9 Sep 2020 08:11:03 +0000 Received: from rnnvemgw01.nvidia.com (10.128.109.123) by HQMAIL109.nvidia.com (172.20.187.15) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Wed, 9 Sep 2020 08:11:03 +0000 Received: from jckuo-lt.nvidia.com (Not Verified[10.19.100.126]) by rnnvemgw01.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Wed, 09 Sep 2020 01:11:03 -0700 From: JC Kuo To: , , , , CC: , , , , , JC Kuo Subject: [PATCH v3 08/15] soc/tegra: pmc: Provide usb sleepwalk register map Date: Wed, 9 Sep 2020 16:10:34 +0800 Message-ID: <20200909081041.3190157-9-jckuo@nvidia.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200909081041.3190157-1-jckuo@nvidia.com> References: <20200909081041.3190157-1-jckuo@nvidia.com> MIME-Version: 1.0 X-NVConfidentiality: public Content-Transfer-Encoding: quoted-printable Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1599639017; bh=ydUCv04nwV4nonbh9Ml7iV9+6TsOx98+CS867/wF3Ok=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:MIME-Version:X-NVConfidentiality: Content-Transfer-Encoding:Content-Type; b=VtnDf/7P+nI+RlObj8jMpENyrf6CkLfMDvlZSmzAbrT5XWD8akJ2VeAkQyziG3OBH GSXaZER4SJWMqd/6X4ye0WG5StU+IPu8dqGkKZw9Xj4lR+IWya2uTMnLDVfJ5X9R1c qkVCkJbPp/pjwOOI8skYBNjjbFOND1QwFkwuhbAZjr6WRdJNEQyMCLmbggYj3NzeOU ozweD+OI33rzwjWdk5m/Zoi46DwSnsM7BDqoh2POmSZnvqd3M74A3lKepxxbOfhsfG SKT5fWq+kON+a3oSKAaETya8/FqmYZlJmh5lyFR2llR23HVT99azd92MMsEg6cgOsS gkTOBk/LJ+VQQ== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This commit implements a register map which grants USB (UTMI and HSIC) sleepwalk registers access to USB PHY drivers. The USB sleepwalk logic is in PMC hardware block but USB PHY drivers have the best knowledge of proper programming sequence. This approach prevents using custom pmc APIs. Signed-off-by: JC Kuo --- v3: commit message improvement drop regmap_reg() usage rename 'reg' with 'offset' rename 'val' with 'value' drop '__force' when invokes devm_regmap_init() print error code of devm_regmap_init() move devm_regmap_init() a litter bit earlier explicitly set '.has_usb_sleepwalk=3Dfalse' =20 drivers/soc/tegra/pmc.c | 95 +++++++++++++++++++++++++++++++++++++++++ 1 file changed, 95 insertions(+) diff --git a/drivers/soc/tegra/pmc.c b/drivers/soc/tegra/pmc.c index d332e5d9abac..ff24891ce9ca 100644 --- a/drivers/soc/tegra/pmc.c +++ b/drivers/soc/tegra/pmc.c @@ -43,6 +43,7 @@ #include #include #include +#include =20 #include #include @@ -102,6 +103,9 @@ =20 #define PMC_PWR_DET_VALUE 0xe4 =20 +#define PMC_USB_DEBOUNCE_DEL 0xec +#define PMC_USB_AO 0xf0 + #define PMC_SCRATCH41 0x140 =20 #define PMC_WAKE2_MASK 0x160 @@ -133,6 +137,13 @@ #define IO_DPD2_STATUS 0x1c4 #define SEL_DPD_TIM 0x1c8 =20 +#define PMC_UTMIP_UHSIC_TRIGGERS 0x1ec +#define PMC_UTMIP_UHSIC_SAVED_STATE 0x1f0 + +#define PMC_UTMIP_TERM_PAD_CFG 0x1f8 +#define PMC_UTMIP_UHSIC_SLEEP_CFG 0x1fc +#define PMC_UTMIP_UHSIC_FAKE 0x218 + #define PMC_SCRATCH54 0x258 #define PMC_SCRATCH54_DATA_SHIFT 8 #define PMC_SCRATCH54_ADDR_SHIFT 0 @@ -145,8 +156,18 @@ #define PMC_SCRATCH55_CHECKSUM_SHIFT 16 #define PMC_SCRATCH55_I2CSLV1_SHIFT 0 =20 +#define PMC_UTMIP_UHSIC_LINE_WAKEUP 0x26c + +#define PMC_UTMIP_BIAS_MASTER_CNTRL 0x270 +#define PMC_UTMIP_MASTER_CONFIG 0x274 +#define PMC_UTMIP_UHSIC2_TRIGGERS 0x27c +#define PMC_UTMIP_MASTER2_CONFIG 0x29c + #define GPU_RG_CNTRL 0x2d4 =20 +#define PMC_UTMIP_PAD_CFG0 0x4c0 +#define PMC_UTMIP_UHSIC_SLEEP_CFG1 0x4d0 +#define PMC_UTMIP_SLEEPWALK_P3 0x4e0 /* Tegra186 and later */ #define WAKE_AOWAKE_CNTRL(x) (0x000 + ((x) << 2)) #define WAKE_AOWAKE_CNTRL_LEVEL (1 << 3) @@ -334,6 +355,7 @@ struct tegra_pmc_soc { const struct pmc_clk_init_data *pmc_clks_data; unsigned int num_pmc_clks; bool has_blink_output; + bool has_usb_sleepwalk; }; =20 static const char * const tegra186_reset_sources[] =3D { @@ -2495,6 +2517,68 @@ static void tegra_pmc_clock_register(struct tegra_pm= c *pmc, err); } =20 +static const struct regmap_range pmc_usb_sleepwalk_ranges[] =3D { + regmap_reg_range(PMC_USB_DEBOUNCE_DEL, PMC_USB_AO), + regmap_reg_range(PMC_UTMIP_UHSIC_TRIGGERS, PMC_UTMIP_UHSIC_SAVED_STATE), + regmap_reg_range(PMC_UTMIP_TERM_PAD_CFG, PMC_UTMIP_UHSIC_FAKE), + regmap_reg_range(PMC_UTMIP_UHSIC_LINE_WAKEUP, PMC_UTMIP_UHSIC_LINE_WAKEUP= ), + regmap_reg_range(PMC_UTMIP_BIAS_MASTER_CNTRL, PMC_UTMIP_MASTER_CONFIG), + regmap_reg_range(PMC_UTMIP_UHSIC2_TRIGGERS, PMC_UTMIP_MASTER2_CONFIG), + regmap_reg_range(PMC_UTMIP_PAD_CFG0, PMC_UTMIP_UHSIC_SLEEP_CFG1), + regmap_reg_range(PMC_UTMIP_SLEEPWALK_P3, PMC_UTMIP_SLEEPWALK_P3), +}; + +static const struct regmap_access_table pmc_usb_sleepwalk_table =3D { + .yes_ranges =3D pmc_usb_sleepwalk_ranges, + .n_yes_ranges =3D ARRAY_SIZE(pmc_usb_sleepwalk_ranges), +}; + +static int tegra_pmc_regmap_readl(void *context, unsigned int offset, unsi= gned int *value) +{ + struct tegra_pmc *pmc =3D context; + + *value =3D tegra_pmc_readl(pmc, offset); + return 0; +} + +static int tegra_pmc_regmap_writel(void *context, unsigned int offset, uns= igned int value) +{ + struct tegra_pmc *pmc =3D context; + + tegra_pmc_writel(pmc, value, offset); + return 0; +} + +static const struct regmap_config usb_sleepwalk_regmap_config =3D { + .name =3D "usb_sleepwalk", + .reg_bits =3D 32, + .val_bits =3D 32, + .reg_stride =3D 4, + .fast_io =3D true, + .rd_table =3D &pmc_usb_sleepwalk_table, + .wr_table =3D &pmc_usb_sleepwalk_table, + .reg_read =3D tegra_pmc_regmap_readl, + .reg_write =3D tegra_pmc_regmap_writel, +}; + +static int tegra_pmc_regmap_init(struct tegra_pmc *pmc) +{ + struct regmap *regmap; + int err; + + if (pmc->soc->has_usb_sleepwalk) { + regmap =3D devm_regmap_init(pmc->dev, NULL, (void *) pmc, + &usb_sleepwalk_regmap_config); + if (IS_ERR(regmap)) { + err =3D PTR_ERR(regmap); + dev_err(pmc->dev, "failed to allocate register map (%d)\n", err); + return err; + } + } + + return 0; +} + static int tegra_pmc_probe(struct platform_device *pdev) { void __iomem *base; @@ -2600,6 +2684,10 @@ static int tegra_pmc_probe(struct platform_device *p= dev) if (err) goto cleanup_restart_handler; =20 + err =3D tegra_pmc_regmap_init(pmc); + if (err < 0) + goto cleanup_restart_handler; + err =3D tegra_powergate_init(pmc, pdev->dev.of_node); if (err < 0) goto cleanup_powergates; @@ -2758,6 +2846,7 @@ static const struct tegra_pmc_soc tegra20_pmc_soc =3D= { .pmc_clks_data =3D NULL, .num_pmc_clks =3D 0, .has_blink_output =3D true, + .has_usb_sleepwalk =3D false, }; =20 static const char * const tegra30_powergates[] =3D { @@ -2808,6 +2897,7 @@ static const struct tegra_pmc_soc tegra30_pmc_soc =3D= { .pmc_clks_data =3D tegra_pmc_clks_data, .num_pmc_clks =3D ARRAY_SIZE(tegra_pmc_clks_data), .has_blink_output =3D true, + .has_usb_sleepwalk =3D false, }; =20 static const char * const tegra114_powergates[] =3D { @@ -2862,6 +2952,7 @@ static const struct tegra_pmc_soc tegra114_pmc_soc = =3D { .pmc_clks_data =3D tegra_pmc_clks_data, .num_pmc_clks =3D ARRAY_SIZE(tegra_pmc_clks_data), .has_blink_output =3D true, + .has_usb_sleepwalk =3D false, }; =20 static const char * const tegra124_powergates[] =3D { @@ -2976,6 +3067,7 @@ static const struct tegra_pmc_soc tegra124_pmc_soc = =3D { .pmc_clks_data =3D tegra_pmc_clks_data, .num_pmc_clks =3D ARRAY_SIZE(tegra_pmc_clks_data), .has_blink_output =3D true, + .has_usb_sleepwalk =3D true, }; =20 static const char * const tegra210_powergates[] =3D { @@ -3094,6 +3186,7 @@ static const struct tegra_pmc_soc tegra210_pmc_soc = =3D { .pmc_clks_data =3D tegra_pmc_clks_data, .num_pmc_clks =3D ARRAY_SIZE(tegra_pmc_clks_data), .has_blink_output =3D true, + .has_usb_sleepwalk =3D true, }; =20 #define TEGRA186_IO_PAD_TABLE(_pad) = \ @@ -3227,6 +3320,7 @@ static const struct tegra_pmc_soc tegra186_pmc_soc = =3D { .pmc_clks_data =3D NULL, .num_pmc_clks =3D 0, .has_blink_output =3D false, + .has_usb_sleepwalk =3D false, }; =20 #define TEGRA194_IO_PAD_TABLE(_pad) = \ @@ -3360,6 +3454,7 @@ static const struct tegra_pmc_soc tegra194_pmc_soc = =3D { .pmc_clks_data =3D NULL, .num_pmc_clks =3D 0, .has_blink_output =3D false, + .has_usb_sleepwalk =3D false, }; =20 static const struct of_device_id tegra_pmc_match[] =3D { --=20 2.25.1