Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp242814pxk; Fri, 11 Sep 2020 05:50:30 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzI/Iq2WlnbFo7M2euEbNSiJshon7f8g1GahO+a3XuVgaraaIQ3aUGKPRZejr4II8ZbCQPB X-Received: by 2002:aa7:c419:: with SMTP id j25mr1818654edq.109.1599828630526; Fri, 11 Sep 2020 05:50:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1599828630; cv=none; d=google.com; s=arc-20160816; b=tTOhvBE53xOq/fQN0GnM/mdVmnvVtJ0k23WhOwasLZYVQNBboj5Hl0cW7zzd/pqd3f cPOCSfjX9zOmbP+AcDGNEBpcgJIhUC9GbEOFZaGsOJINWBbSrGG3taPxmoCx9W4DIGjs 91t9ncaOrEpE+R/q/gogVQShqyBJUmNdu4eiOPRXvfWJtw3TuO1cVAeX8j51GSNiS+S5 cdu8uCZNKgnYva00mHAfvF7OD2n8srU25zAJDH/ciA6J39jG6O4d/ZiSxDiZ29H2XzOl knayT70gdRSRHvWxJkyw843efTJlhkmHJd4f6n2AfxV2rfdl+BkWbThdfZvrvy27mvsQ ZAeA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=Dw0RXYIryfkngJ4OEuc3gpztJP0jIMz1MlJhMluSPdE=; b=aZsrROZOE4BvcepvCCFbdzCrJXrhDKcrwDYFj7AXO8d35DkcBnCVOoiNitB9ypgC0I sRHP8/mkmN3Gvxy5I5zoH5yVxXr0QfT8ZaxBcTbpgKYZbucvJ+aWL/yO5CacO3vTK56C 47/m71WEp89mat9ScNnam3ZBxWXVeHe83lnRZ3J71lQAfO/f557uPMvjUtaau7gOzSYK HbwF/JIlYy0ld0YUmhBDjBuU/kPza0lJ6+Rg+SKAMBnvRROGpREevQzW0yRB+2jy/Cuj PbQ3P7CzGGjeJhwpMrrj1pXP/5dR3OMAFTxb50M9AwxGagZjd5O6avsgzHggGwGTBb0i 5myA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i10si1213473edr.13.2020.09.11.05.50.07; Fri, 11 Sep 2020 05:50:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1725963AbgIKMol (ORCPT + 99 others); Fri, 11 Sep 2020 08:44:41 -0400 Received: from mga14.intel.com ([192.55.52.115]:31613 "EHLO mga14.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725980AbgIKMlG (ORCPT ); Fri, 11 Sep 2020 08:41:06 -0400 IronPort-SDR: E2TbmWcLWQdfGikXA3SQioxj+3XcZ2bCRGfU7xKgnSLShtLOeR6S1sh/niKatLDtXe+L22yhou Jxmn9HB7WEdA== X-IronPort-AV: E=McAfee;i="6000,8403,9740"; a="158028221" X-IronPort-AV: E=Sophos;i="5.76,415,1592895600"; d="scan'208";a="158028221" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga001.jf.intel.com ([10.7.209.18]) by fmsmga103.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 Sep 2020 05:41:06 -0700 IronPort-SDR: B+Pvpj96YANG9x2bvI31hpAPN90AUGvMAjtp2vBVMWZbyTkjiceX+p8qJFQW7SunPD6h15//Af E1/sPKZTpqcw== X-IronPort-AV: E=Sophos;i="5.76,415,1592895600"; d="scan'208";a="378551949" Received: from amaksymi-mobl.ger.corp.intel.com (HELO localhost) ([10.252.60.247]) by orsmga001-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 Sep 2020 05:40:56 -0700 From: Jarkko Sakkinen To: x86@kernel.org, linux-sgx@vger.kernel.org Cc: linux-kernel@vger.kernel.org, Sean Christopherson , Borislav Petkov , Jethro Beekman , Darren Kenny , Jarkko Sakkinen , akpm@linux-foundation.org, andriy.shevchenko@linux.intel.com, asapek@google.com, cedric.xing@intel.com, chenalexchen@google.com, conradparker@google.com, cyhanish@google.com, dave.hansen@intel.com, haitao.huang@intel.com, josh@joshtriplett.org, kai.huang@intel.com, kai.svahn@intel.com, kmoy@google.com, ludloff@google.com, luto@kernel.org, nhorman@redhat.com, npmccallum@redhat.com, puiterwijk@redhat.com, rientjes@google.com, tglx@linutronix.de, yaozhangx@google.com Subject: [PATCH v37 02/24] x86/cpufeatures: x86/msr: Add Intel SGX Launch Control hardware bits Date: Fri, 11 Sep 2020 15:39:57 +0300 Message-Id: <20200911124019.42178-3-jarkko.sakkinen@linux.intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200911124019.42178-1-jarkko.sakkinen@linux.intel.com> References: <20200911124019.42178-1-jarkko.sakkinen@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sean Christopherson Add X86_FEATURE_SGX_LC, which informs whether or not the CPU supports SGX Launch Control. Add MSR_IA32_SGXLEPUBKEYHASH{0, 1, 2, 3}, which when combined contain a SHA256 hash of a 3072-bit RSA public key. SGX backed software packages, so called enclaves, are always signed. All enclaves signed with the public key are unconditionally allowed to initialize. [1] Add FEAT_CTL_SGX_LC_ENABLED, which informs whether the aformentioned MSRs are writable or not. If the bit is off, the public key MSRs are read-only for the OS. If the MSRs are read-only, the platform must provide a launch enclave (LE). LE can create cryptographic tokens for other enclaves that they can pass together with their signature to the ENCLS(EINIT) opcode, which is used to initialize enclaves. Linux is unlikely to support the locked configuration because it takes away the control of the launch decisions from the kernel. [1] Intel SDM: 38.1.4 Intel SGX Launch Control Configuration Reviewed-by: Borislav Petkov Acked-by: Jethro Beekman Reviewed-by: Darren Kenny Signed-off-by: Sean Christopherson Co-developed-by: Jarkko Sakkinen Signed-off-by: Jarkko Sakkinen --- arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/include/asm/msr-index.h | 7 +++++++ 2 files changed, 8 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index 159b635159c0..398e4f19c3d7 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -354,6 +354,7 @@ #define X86_FEATURE_CLDEMOTE (16*32+25) /* CLDEMOTE instruction */ #define X86_FEATURE_MOVDIRI (16*32+27) /* MOVDIRI instruction */ #define X86_FEATURE_MOVDIR64B (16*32+28) /* MOVDIR64B instruction */ +#define X86_FEATURE_SGX_LC (16*32+30) /* Software Guard Extensions Launch Control */ /* AMD-defined CPU features, CPUID level 0x80000007 (EBX), word 17 */ #define X86_FEATURE_OVERFLOW_RECOV (17*32+ 0) /* MCA overflow recovery support */ diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index c0b04f020162..e574b4bb5aad 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -602,6 +602,7 @@ #define FEAT_CTL_LOCKED BIT(0) #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1) #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2) +#define FEAT_CTL_SGX_LC_ENABLED BIT(17) #define FEAT_CTL_SGX_ENABLED BIT(18) #define FEAT_CTL_LMCE_ENABLED BIT(20) @@ -622,6 +623,12 @@ #define MSR_IA32_UCODE_WRITE 0x00000079 #define MSR_IA32_UCODE_REV 0x0000008b +/* Intel SGX Launch Enclave Public Key Hash MSRs */ +#define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C +#define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D +#define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E +#define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F + #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b #define MSR_IA32_SMBASE 0x0000009e -- 2.25.1