Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp606623pxk; Wed, 23 Sep 2020 11:06:38 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwxExRDiJLsZjLb1T5VAz6z9r/ew6kwWTg8MMXMGZMZLYr+fE0mIy45QjnTqxW217PKEZm3 X-Received: by 2002:a17:906:4b18:: with SMTP id y24mr820005eju.471.1600884398339; Wed, 23 Sep 2020 11:06:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1600884398; cv=none; d=google.com; s=arc-20160816; b=Ri0nCP6ItVmnFeaUEKHQkAKBT8rxw4RvnOCBxKJk3AnOSbaTPXO/mUrGQ1EuRAW+5O E9shNbCgzbsOesm4woMIUSw0ufsmJOLNb8nSe6zvOfjaP8RjVxQFjQFGuBDOgIs2/a2C UQbP16mHYuhAPDDUPlIa62I1Vd/0rYiWlMxGtol+3pxsO6mdsQMycbUSpGktJYVFOqKw ONFXJDivQNiRobSOXYIWL9eRkQ1OA5Kj/FQEPrD1URgqUbBywDO+9IUxPdnqRP8r1M5i yRQo3nf0iWJc2apIY6S/aJ5+3elOKKnznOnkWZZk77AbWB40cmTzoIVQ9dCGul/AUwZJ 22ag== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=gREFYdKthlVKFVQG4PWNCELtxKSuCXRK612ymkN2G8o=; b=FI0pPrmXVWtke4CPyLpVPqw0R3Z4eLDOpbkGNQjP5YUeuXPG46/prlYiRdBsgvmjLA fSSUbgjje0s5aQ0bEwglHteDvMlDWfUL+tL3IB+UlXRTAIJbfh7Ua0L+Kn0jn0ik/2RW ZmcQtDUK1CgYASQ1K1jKByzH/DgPh4UnGsaiVUe1ef7m1Uxv/2rI8pYI0Un2G7nVqbTN 93WUbJsLP1CdjKHS2B2/Xgn0HyBrdEgDT3mx+oeMuydtWj0TLQ9zIdMMkiiNy6ccy0Tx rqzUrJ6/FNXEIIDqhWaOOvlHqsTKQ611ohbK4+KyCOqYI8BCu4zYjXrbcyNiyVKJ3aew 5nOg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l13si409869ejc.723.2020.09.23.11.06.13; Wed, 23 Sep 2020 11:06:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726858AbgIWSEp (ORCPT + 99 others); Wed, 23 Sep 2020 14:04:45 -0400 Received: from mga05.intel.com ([192.55.52.43]:39920 "EHLO mga05.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726785AbgIWSEY (ORCPT ); Wed, 23 Sep 2020 14:04:24 -0400 IronPort-SDR: QA7I5rYZBqrAJXHLZD7dHt/vM4Fzee02R4NarvEUN3zovh0X/iiPsbo/N1FoKb26hBDvNyvpZ6 aNrwTINZzQHg== X-IronPort-AV: E=McAfee;i="6000,8403,9753"; a="245808974" X-IronPort-AV: E=Sophos;i="5.77,293,1596524400"; d="scan'208";a="245808974" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga002.jf.intel.com ([10.7.209.21]) by fmsmga105.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 23 Sep 2020 11:04:13 -0700 IronPort-SDR: yoN1458qw0Kaql42Ri4RIYaS19zPA4c9xxONmziFmsF9lHyYS4iJytIxd859/WRGx0DbMcrFjo RZPxmHsVoibw== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.77,293,1596524400"; d="scan'208";a="322670291" Received: from sjchrist-coffee.jf.intel.com ([10.54.74.160]) by orsmga002.jf.intel.com with ESMTP; 23 Sep 2020 11:04:11 -0700 From: Sean Christopherson To: Paolo Bonzini Cc: Sean Christopherson , Vitaly Kuznetsov , Wanpeng Li , Jim Mattson , Joerg Roedel , kvm@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH v2 10/15] KVM: VMX: Move uret MSR lookup into update_transition_efer() Date: Wed, 23 Sep 2020 11:04:04 -0700 Message-Id: <20200923180409.32255-11-sean.j.christopherson@intel.com> X-Mailer: git-send-email 2.28.0 In-Reply-To: <20200923180409.32255-1-sean.j.christopherson@intel.com> References: <20200923180409.32255-1-sean.j.christopherson@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Move checking for the existence of MSR_EFER in the uret MSR array into update_transition_efer() so that the lookup and manipulation of the array in setup_msrs() occur back-to-back. This paves the way toward adding a helper to wrap the lookup and manipulation. To avoid unnecessary overhead, defer the lookup until the uret array would actually be modified in update_transition_efer(). EFER obviously exists on CPUs that support the dedicated VMCS fields for switching EFER, and EFER must exist for the guest and host EFER.NX value to diverge, i.e. there is no danger of attempting to read/write EFER when it doesn't exist. Signed-off-by: Sean Christopherson --- arch/x86/kvm/vmx/vmx.c | 35 +++++++++++++++++++++-------------- 1 file changed, 21 insertions(+), 14 deletions(-) diff --git a/arch/x86/kvm/vmx/vmx.c b/arch/x86/kvm/vmx/vmx.c index ed9ce25d3807..f3192855f0fb 100644 --- a/arch/x86/kvm/vmx/vmx.c +++ b/arch/x86/kvm/vmx/vmx.c @@ -953,10 +953,11 @@ static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr, m->host.val[j].value = host_val; } -static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset) +static bool update_transition_efer(struct vcpu_vmx *vmx) { u64 guest_efer = vmx->vcpu.arch.efer; u64 ignore_bits = 0; + int i; /* Shadow paging assumes NX to be available. */ if (!enable_ept) @@ -988,17 +989,21 @@ static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset) else clear_atomic_switch_msr(vmx, MSR_EFER); return false; - } else { - clear_atomic_switch_msr(vmx, MSR_EFER); - - guest_efer &= ~ignore_bits; - guest_efer |= host_efer & ignore_bits; - - vmx->guest_uret_msrs[efer_offset].data = guest_efer; - vmx->guest_uret_msrs[efer_offset].mask = ~ignore_bits; - - return true; } + + i = __vmx_find_uret_msr(vmx, MSR_EFER); + if (i < 0) + return false; + + clear_atomic_switch_msr(vmx, MSR_EFER); + + guest_efer &= ~ignore_bits; + guest_efer |= host_efer & ignore_bits; + + vmx->guest_uret_msrs[i].data = guest_efer; + vmx->guest_uret_msrs[i].mask = ~ignore_bits; + + return true; } #ifdef CONFIG_X86_32 @@ -1719,9 +1724,11 @@ static void setup_msrs(struct vcpu_vmx *vmx) move_msr_up(vmx, index, nr_active_uret_msrs++); } #endif - index = __vmx_find_uret_msr(vmx, MSR_EFER); - if (index >= 0 && update_transition_efer(vmx, index)) - move_msr_up(vmx, index, nr_active_uret_msrs++); + if (update_transition_efer(vmx)) { + index = __vmx_find_uret_msr(vmx, MSR_EFER); + if (index >= 0) + move_msr_up(vmx, index, nr_active_uret_msrs++); + } if (guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP)) { index = __vmx_find_uret_msr(vmx, MSR_TSC_AUX); if (index >= 0) -- 2.28.0