Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp1064502pxk; Fri, 25 Sep 2020 05:26:31 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzY/aBdKmX196ViJ2ILWaHrjTl0xxFdFYvCRLsIgUgDNCE3Vs5AZ6M6rdYqazLFaathbPOf X-Received: by 2002:a17:906:d11a:: with SMTP id b26mr2374883ejz.191.1601036791400; Fri, 25 Sep 2020 05:26:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1601036791; cv=none; d=google.com; s=arc-20160816; b=reVBeO5KkW3yAapV++a/pOq5Ug1RGgR9hiFw857X9AIVoc6vJpNkpPLzfvbR7m+JRP aHAZh0cGlCIZkdIw7ApZ7/TBWPglXmDXeT+nORtHyDW7cwpomQrXglnZvIcAkWmTDZ+Q eqX71K3ZeUR4p3DIGh4na8KTNdUXKzWU/Sk2Xeku2msXJc3yO01vCMlIJvkCLaFA76D9 Of0O7feTVQ7jAgDERrMXN8TFw0PU8OVrMjQv4dxnQeeowUwfi+L0kv7RNBHJarMEtbG2 3Rg6bF25xAhM1guToQ8Aqi+qnH8LNryhXy9vEwmp2jV1n+Wsp2K2XKfe4JZlNP7fA0BO /BdA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=6Q7/UDL5RjweAxfZfgdf5yt0ntIEvbyIwQ0RYipWXXE=; b=MJiLRiW2uu6TBNCQhtvZwqbgU3LJdqD64yPcXwpvyywz9hiqk5pVEATGnIrwvtgYBS v+jy+q2FZAOBmhdriJ4ca7WFQBK8FAuOXmAxnEHTnwm/qsErENTm7guvkATCrzkrsEdw Z54wQllwch2gnwp94H0oki5QYwR+kCWukVEB+GxKGQK5xGZxCbEnS/GILRdemlSsevKK KY/XEtFeRC/U+1aFkxB8LO6GCWsmXRIWYkKU3SAKkc2GojRw2aGSfQdGlStAFfs9Ekug NCGzQMvjeMwavf7VnFnQbzdyFTO7IOR8ye0mrcyTBE4sqejlTdovryz40T8+NXqPQCFJ Omcw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=psZjILGC; dkim=neutral (no key) header.i=@linutronix.de header.b=t+J3zWQg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id v11si1671619eju.488.2020.09.25.05.26.00; Fri, 25 Sep 2020 05:26:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=psZjILGC; dkim=neutral (no key) header.i=@linutronix.de header.b=t+J3zWQg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728547AbgIYMYL (ORCPT + 99 others); Fri, 25 Sep 2020 08:24:11 -0400 Received: from Galois.linutronix.de ([193.142.43.55]:55990 "EHLO galois.linutronix.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728416AbgIYMX6 (ORCPT ); Fri, 25 Sep 2020 08:23:58 -0400 Date: Fri, 25 Sep 2020 12:23:56 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1601036637; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=6Q7/UDL5RjweAxfZfgdf5yt0ntIEvbyIwQ0RYipWXXE=; b=psZjILGClxPc1Xpm9pU7ujGrq8Xfh6S2z/BAjKSo7i6wkyPUv/+OR7d07GilbCkXA06PAx RkRWSZWNFqtSIRO2PDylx9uFcNqnbDRkl5N0zXgElc/ODLP6byG/fMAIWXs5pZOl0M8Tya Duy8CRUoO5lLPOEmVnLJ/ydZhp8ilyHal6/OciyzMNur3L1YFljWdM9JEdXdpKoIDW8hNe QAQdMWvb69ZnICjFa+00DXevIAwWpL4tog6SzNbDKWs6c7+Stc8N3Wq8FyShIXkPkVZZ+I 4e9ucpI8H226yxdpH1IpV/LML6GwRn450D5ch2YfQ++Jn9IjK6p4Y/c2nSLA/Q== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1601036637; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=6Q7/UDL5RjweAxfZfgdf5yt0ntIEvbyIwQ0RYipWXXE=; b=t+J3zWQgIzIPU1SFZ8IH/Ty5ZdcdhUlOm8MMfQiMwpfbAby2sAWDWVClQaSBiyHSoARU69 ko3Qn8OxUEb8/tCQ== From: "tip-bot2 for Kim Phillips" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: perf/core] perf/amd/uncore: Allow F17h user threadmask and slicemask specification Cc: Kim Phillips , "Peter Zijlstra (Intel)" , x86 , LKML In-Reply-To: <20200921144330.6331-3-kim.phillips@amd.com> References: <20200921144330.6331-3-kim.phillips@amd.com> MIME-Version: 1.0 Message-ID: <160103663627.7002.6693865457344797253.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The following commit has been merged into the perf/core branch of tip: Commit-ID: 8170f386f19ca7120393c957d4bfbdc07f964ab6 Gitweb: https://git.kernel.org/tip/8170f386f19ca7120393c957d4bfbdc07f964ab6 Author: Kim Phillips AuthorDate: Mon, 21 Sep 2020 09:43:28 -05:00 Committer: Peter Zijlstra CommitterDate: Thu, 24 Sep 2020 15:55:49 +02:00 perf/amd/uncore: Allow F17h user threadmask and slicemask specification Continue to fully populate either one of threadmask or slicemask if the user doesn't. Signed-off-by: Kim Phillips Signed-off-by: Peter Zijlstra (Intel) Link: https://lkml.kernel.org/r/20200921144330.6331-3-kim.phillips@amd.com --- arch/x86/events/amd/uncore.c | 23 ++++++++++++++++------- 1 file changed, 16 insertions(+), 7 deletions(-) diff --git a/arch/x86/events/amd/uncore.c b/arch/x86/events/amd/uncore.c index 15c7982..1e35c93 100644 --- a/arch/x86/events/amd/uncore.c +++ b/arch/x86/events/amd/uncore.c @@ -181,13 +181,14 @@ static void amd_uncore_del(struct perf_event *event, int flags) } /* - * Return a full thread and slice mask until per-CPU is - * properly supported. + * Return a full thread and slice mask unless user + * has provided them */ -static u64 l3_thread_slice_mask(void) +static u64 l3_thread_slice_mask(u64 config) { if (boot_cpu_data.x86 <= 0x18) - return AMD64_L3_SLICE_MASK | AMD64_L3_THREAD_MASK; + return ((config & AMD64_L3_SLICE_MASK) ? : AMD64_L3_SLICE_MASK) | + ((config & AMD64_L3_THREAD_MASK) ? : AMD64_L3_THREAD_MASK); return AMD64_L3_EN_ALL_SLICES | AMD64_L3_EN_ALL_CORES | AMD64_L3_F19H_THREAD_MASK; @@ -220,7 +221,7 @@ static int amd_uncore_event_init(struct perf_event *event) * For other events, the two fields do not affect the count. */ if (l3_mask && is_llc_event(event)) - hwc->config |= l3_thread_slice_mask(); + hwc->config |= l3_thread_slice_mask(event->attr.config); uncore = event_to_amd_uncore(event); if (!uncore) @@ -277,6 +278,8 @@ DEFINE_UNCORE_FORMAT_ATTR(event12, event, "config:0-7,32-35"); DEFINE_UNCORE_FORMAT_ATTR(event14, event, "config:0-7,32-35,59-60"); /* F17h+ DF */ DEFINE_UNCORE_FORMAT_ATTR(event8, event, "config:0-7"); /* F17h+ L3 */ DEFINE_UNCORE_FORMAT_ATTR(umask, umask, "config:8-15"); +DEFINE_UNCORE_FORMAT_ATTR(slicemask, slicemask, "config:48-51"); /* F17h L3 */ +DEFINE_UNCORE_FORMAT_ATTR(threadmask8, threadmask, "config:56-63"); /* F17h L3 */ static struct attribute *amd_uncore_df_format_attr[] = { &format_attr_event12.attr, /* event14 if F17h+ */ @@ -287,6 +290,8 @@ static struct attribute *amd_uncore_df_format_attr[] = { static struct attribute *amd_uncore_l3_format_attr[] = { &format_attr_event12.attr, /* event8 if F17h+ */ &format_attr_umask.attr, + NULL, /* slicemask if F17h */ + NULL, /* threadmask8 if F17h */ NULL, }; @@ -578,8 +583,12 @@ static int __init amd_uncore_init(void) } if (boot_cpu_has(X86_FEATURE_PERFCTR_LLC)) { - if (boot_cpu_data.x86 >= 0x17) - *l3_attr = &format_attr_event8.attr; + if (boot_cpu_data.x86 >= 0x17) { + *l3_attr++ = &format_attr_event8.attr; + *l3_attr++ = &format_attr_umask.attr; + *l3_attr++ = &format_attr_slicemask.attr; + *l3_attr++ = &format_attr_threadmask8.attr; + } amd_uncore_llc = alloc_percpu(struct amd_uncore *); if (!amd_uncore_llc) {