Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp3710017pxk; Tue, 29 Sep 2020 04:26:52 -0700 (PDT) X-Google-Smtp-Source: ABdhPJypO++3/01QeHWgdC5N7C9UGhrA8Bt7fUAzy/FoPdt58+Ysc9egJl5PhGzu2RajhxS6Lfe7 X-Received: by 2002:a17:906:5f8a:: with SMTP id a10mr3220311eju.502.1601378812643; Tue, 29 Sep 2020 04:26:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1601378812; cv=none; d=google.com; s=arc-20160816; b=vMLDueR6UkluMPeG5V9w7+xVadICiTM6+gfCjnrFv+z8SRAvwGJbziHN1iXUrMsUCW KRvtcrq0gQmY/V/6sgs6ChPzGYhtmcgc/0ialjmTKiY4BgC2TCb0GV3TO4xlT4lXr9d+ Tc4LgvggnWQnQQaNWINGEB/7wgmpVdMO/NKFRsdISxkIOAcAAr5keCui0kw4DhFleeQ/ /k9dK7GLfZ0C4mh/uwJ932j3wGovU1FmJhcUB5hALfRxHaBYY6otW6B6s5TNdrX4dyhs h5NkYn4CuTj386tFbx+N9/aOTb/gjIZf1SvUjUr+17iV2r1Os6NjxRcjTHfNTFpb2pN1 sZtA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=eZXLOrmY6GJBW7RWh7+ZxxeS0RuuFwtzfHd7wMgegxU=; b=Egl8HNFjvw5BbVoWSAZ3dXEIcI29bX0T0Snldz2gJYWV0Ji+xcdVoa4LDaKZL9cMUu Oxa+nOVi8kbkV13dYzZqNagMXxIEKVufUMpoW+yL223lIQtnj5qb2M+0uSE1lNmEhfq+ StwbpnaVhK/76+1xnOWkuX7BIaAUtoUHQyq1kR8wTx+2rD49VjPzfxD2LR1M8OnE1MHa UuFuuoHzx7ZzWuAdGRogWiIDESlaw9Q7Oqq8rcD2ercR9J7/vExhWiiMDcQKXxinq50z OI5ELk/wyJmDRQCWyHOGf2MpAZaUQp9Q+KjSszT3KoRXrB7ZEusvI6ORZnx1CZO07oD8 +G8g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Qa556547; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c20si2450740ejm.28.2020.09.29.04.26.29; Tue, 29 Sep 2020 04:26:52 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Qa556547; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729467AbgI2LRe (ORCPT + 99 others); Tue, 29 Sep 2020 07:17:34 -0400 Received: from mail.kernel.org ([198.145.29.99]:34182 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729307AbgI2LRS (ORCPT ); Tue, 29 Sep 2020 07:17:18 -0400 Received: from localhost (83-86-74-64.cable.dynamic.v4.ziggo.nl [83.86.74.64]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 73BEE206A5; Tue, 29 Sep 2020 11:17:17 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1601378238; bh=G0XUegg2uzA3UgnBn9yPX22nbLSRwJK6CkzRvK3IWJk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Qa556547lyyZdDiMS1g9vjzImUovt46fQsKLhRJ7QqIZsmZzuOiEjpT3mGaCskzQY wLVu+Pz8FNy0njRfyabd0Xii+McMjRTrPQsp2WWIU7FlKIx/ANqEop+IR3VAe3qPWN m6JzV/PVVC5IqSzUi6lwHwDEe5caYHq5SOlyt+Fo= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Sai Prakash Ranjan , Suzuki K Poulose , Will Deacon , Sasha Levin Subject: [PATCH 4.14 109/166] arm64: cpufeature: Relax checks for AArch32 support at EL[0-2] Date: Tue, 29 Sep 2020 13:00:21 +0200 Message-Id: <20200929105940.641022617@linuxfoundation.org> X-Mailer: git-send-email 2.28.0 In-Reply-To: <20200929105935.184737111@linuxfoundation.org> References: <20200929105935.184737111@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Will Deacon [ Upstream commit 98448cdfe7060dd5491bfbd3f7214ffe1395d58e ] We don't need to be quite as strict about mismatched AArch32 support, which is good because the friendly hardware folks have been busy mismatching this to their hearts' content. * We don't care about EL2 or EL3 (there are silly comments concerning the latter, so remove those) * EL1 support is gated by the ARM64_HAS_32BIT_EL1 capability and handled gracefully when a mismatch occurs * EL0 support is gated by the ARM64_HAS_32BIT_EL0 capability and handled gracefully when a mismatch occurs Relax the AArch32 checks to FTR_NONSTRICT. Tested-by: Sai Prakash Ranjan Reviewed-by: Suzuki K Poulose Link: https://lore.kernel.org/r/20200421142922.18950-8-will@kernel.org Signed-off-by: Will Deacon Signed-off-by: Sasha Levin --- arch/arm64/kernel/cpufeature.c | 10 +++------- 1 file changed, 3 insertions(+), 7 deletions(-) diff --git a/arch/arm64/kernel/cpufeature.c b/arch/arm64/kernel/cpufeature.c index 6b3bb67596ae8..b7d400a8921db 100644 --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -136,11 +136,10 @@ static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = { ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_GIC_SHIFT, 4, 0), S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI), S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI), - /* Linux doesn't care about the EL3 */ ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL3_SHIFT, 4, 0), - ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL2_SHIFT, 4, 0), - ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY), - ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY), + ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL2_SHIFT, 4, 0), + ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY), + ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY), ARM64_FTR_END, }; @@ -627,9 +626,6 @@ void update_cpu_features(int cpu, taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu, info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2); - /* - * EL3 is not our concern. - */ taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu, info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0); taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu, -- 2.25.1