Received: by 2002:a05:6a10:22f:0:0:0:0 with SMTP id 15csp4254217pxk; Tue, 29 Sep 2020 20:09:31 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw9IViBxs57AYVf9JBddM18jZY5K54JmZUmpFLZgdJutOOb4xlsc8fgkhNjXFVKimLWEefu X-Received: by 2002:a17:906:3ca2:: with SMTP id b2mr752462ejh.460.1601435370902; Tue, 29 Sep 2020 20:09:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1601435370; cv=none; d=google.com; s=arc-20160816; b=vrSZ5rKpQop+2PPq/Y7p/tKE93fZEPI/CF6GOYFA3lhErkLl99V9xgE3YdFKxO8oLK arH9SwJ79+0gQYZHBT7r42irQPTM1KWQkj73l8ouJIfyX+0enha8Qq3KJa1ps7Zn75J5 MG3imfy0VNZx4QU3ACanybLizMqJmGzz6NEY0c9MGb3e61AmzVWjgMPzlB4ORK26XojR q6veIBz3SbMqkoyxuI96ygO7VEK1A0s+YBAuiWG5t0yyj/sR0HAopJSyUg7bApE+Idmu tRuyvQn03CbUeS/9lGSbBGYoIMurwneE33n7dLPtTvdZSGiP3vWmlLYJMRi7Cs+vd3U+ lB2Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to :mime-version:user-agent:date:message-id:from:cc:references:to :subject; bh=UecIFX1JuCaxZFvlttLgcv5ezi90HFAcmWVwv7JD01k=; b=CEpA7wEJrS+hTjZUQowWKD5w+0h03ewJlhO9D8SP/buJkqYfeC3ztNCFjQfWN2CtO4 JHBmc4W7tBaaabziCLBQiuRAO/6ZJ/YFn6A/GL7dF/3qnWdsLm8xuLX+AQ45J38Jg1UE jSA16bXJ1XJR8qjwpJv8PNaT9iw60EAwvuBpcfgZLBIQj0PEaDLHR07if+gi1l5qC0Fy 9nhC2lzZ7FQPLMVrZ99BnPOygT46EbMXwAqzalfraWMvfMF/gpX2LJCsxHZBssmXCOl6 zEYKtle3hNVVxeTparnHZxWIq20OYl2z1GMUaK0DCyN57jGumylzcJyHyoWbg9i8DWI6 ev7g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e18si146136edy.386.2020.09.29.20.09.07; Tue, 29 Sep 2020 20:09:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729761AbgI3DHe (ORCPT + 99 others); Tue, 29 Sep 2020 23:07:34 -0400 Received: from szxga07-in.huawei.com ([45.249.212.35]:43218 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726299AbgI3DHe (ORCPT ); Tue, 29 Sep 2020 23:07:34 -0400 Received: from DGGEMS408-HUB.china.huawei.com (unknown [172.30.72.59]) by Forcepoint Email with ESMTP id 554F8B58027E86E51278; Wed, 30 Sep 2020 11:07:31 +0800 (CST) Received: from [10.57.101.250] (10.57.101.250) by DGGEMS408-HUB.china.huawei.com (10.3.19.208) with Microsoft SMTP Server id 14.3.487.0; Wed, 30 Sep 2020 11:07:24 +0800 Subject: Re: [PATCH v5 08/17] ARM: dts: add SD5203 dts To: Zhen Lei , Rob Herring , Jonathan Cameron , devicetree , linux-arm-kernel , linux-kernel References: <20200929141454.2312-1-thunder.leizhen@huawei.com> <20200929141454.2312-9-thunder.leizhen@huawei.com> CC: Libin , Kefeng Wang From: Wei Xu Message-ID: <5F73F66C.9080205@hisilicon.com> Date: Wed, 30 Sep 2020 11:07:24 +0800 User-Agent: Mozilla/5.0 (Windows NT 6.1; WOW64; rv:38.0) Gecko/20100101 Thunderbird/38.2.0 MIME-Version: 1.0 In-Reply-To: <20200929141454.2312-9-thunder.leizhen@huawei.com> Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-Originating-IP: [10.57.101.250] X-CFilter-Loop: Reflected Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Zhen Lei, On 2020/9/29 22:14, Zhen Lei wrote: > From: Kefeng Wang > > Add sd5203.dts for Hisilicon SD5203 SoC platform. > > Signed-off-by: Kefeng Wang > Signed-off-by: Zhen Lei Thanks! Applied to the hisilicon arm32 dt tree. Best Regards, Wei > --- > arch/arm/boot/dts/Makefile | 2 + > arch/arm/boot/dts/sd5203.dts | 96 ++++++++++++++++++++++++++++++++++++++++++++ > 2 files changed, 98 insertions(+) > create mode 100644 arch/arm/boot/dts/sd5203.dts > > diff --git a/arch/arm/boot/dts/Makefile b/arch/arm/boot/dts/Makefile > index 4572db3fa5ae302..1d1262df5c55907 100644 > --- a/arch/arm/boot/dts/Makefile > +++ b/arch/arm/boot/dts/Makefile > @@ -357,6 +357,8 @@ dtb-$(CONFIG_ARCH_MPS2) += \ > mps2-an399.dtb > dtb-$(CONFIG_ARCH_MOXART) += \ > moxart-uc7112lx.dtb > +dtb-$(CONFIG_ARCH_SD5203) += \ > + sd5203.dtb > dtb-$(CONFIG_SOC_IMX1) += \ > imx1-ads.dtb \ > imx1-apf9328.dtb > diff --git a/arch/arm/boot/dts/sd5203.dts b/arch/arm/boot/dts/sd5203.dts > new file mode 100644 > index 000000000000000..3cc9a23910be62e > --- /dev/null > +++ b/arch/arm/boot/dts/sd5203.dts > @@ -0,0 +1,96 @@ > +// SPDX-License-Identifier: GPL-2.0-only > +/* > + * Copyright (c) 2020 Hisilicon Limited. > + * > + * DTS file for Hisilicon SD5203 Board > + */ > + > +/dts-v1/; > + > +/ { > + model = "Hisilicon SD5203"; > + compatible = "H836ASDJ", "hisilicon,sd5203"; > + interrupt-parent = <&vic>; > + #address-cells = <1>; > + #size-cells = <1>; > + > + chosen { > + bootargs="console=ttyS0,9600 earlycon=uart8250,mmio32,0x1600d000"; > + }; > + > + aliases { > + serial0 = &uart0; > + }; > + > + cpus { > + #address-cells = <1>; > + #size-cells = <0>; > + > + cpu0 { > + device_type = "cpu"; > + compatible = "arm,arm926ej-s"; > + reg = <0x0>; > + }; > + }; > + > + memory@30000000 { > + device_type = "memory"; > + reg = <0x30000000 0x8000000>; > + }; > + > + soc { > + #address-cells = <1>; > + #size-cells = <1>; > + compatible = "simple-bus"; > + ranges; > + > + vic: interrupt-controller@10130000 { > + compatible = "snps,dw-apb-ictl"; > + reg = <0x10130000 0x1000>; > + interrupt-controller; > + #interrupt-cells = <1>; > + }; > + > + refclk125mhz: refclk125mhz { > + compatible = "fixed-clock"; > + #clock-cells = <0>; > + clock-frequency = <125000000>; > + }; > + > + timer0: timer@16002000 { > + compatible = "arm,sp804", "arm,primecell"; > + reg = <0x16002000 0x1000>; > + interrupts = <4>; > + clocks = <&refclk125mhz>; > + clock-names = "apb_pclk"; > + }; > + > + timer1: timer@16003000 { > + compatible = "arm,sp804", "arm,primecell"; > + reg = <0x16003000 0x1000>; > + interrupts = <5>; > + clocks = <&refclk125mhz>; > + clock-names = "apb_pclk"; > + }; > + > + uart0: serial@1600d000 { > + compatible = "snps,dw-apb-uart"; > + reg = <0x1600d000 0x1000>; > + bus_id = "uart0"; > + clocks = <&refclk125mhz>; > + clock-names = "baudclk", "apb_pclk"; > + reg-shift = <2>; > + interrupts = <17>; > + }; > + > + uart1: serial@1600c000 { > + compatible = "snps,dw-apb-uart"; > + reg = <0x1600c000 0x1000>; > + clocks = <&refclk125mhz>; > + clock-names = "baudclk", "apb_pclk"; > + reg-shift = <2>; > + interrupts = <16>; > + status = "disabled"; > + }; > + }; > +}; >