Received: by 2002:a05:6a10:6744:0:0:0:0 with SMTP id w4csp331515pxu; Tue, 6 Oct 2020 07:29:34 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwhnDp5HUbKr6S32y+n0PGb+imN1yycxNxkiqlWO9YA2gzNBXzExUoni8R04Gj4orMMNQoE X-Received: by 2002:a17:906:c007:: with SMTP id e7mr5464442ejz.55.1601994574425; Tue, 06 Oct 2020 07:29:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1601994574; cv=none; d=google.com; s=arc-20160816; b=BKzcq2K0zWCZ1tvV1wAVbPzz5SR5YziT/HtzjbTvHoQirwfiAwDsoWNn/m4E/iOBP5 AD+GdcO1OsDKh5O9YuiU+8461W6xeHZzP4LdwZ7mo+I6gflFN8aPBXoRH5miqQ/D9+hQ DfihghzH8vY/uNqmmuqL/VtyZ9SwxT1Ojkyq0fg3/hwByTvN1vgmTAyb0+V6ipc1aOil yDgHOP6gmM4LmRmA01T0nDUWugT4AAHfpEn6QHCMF6l1LYCckDTo0LywzYjQtP0NwgPn gqagNh+4AwCt8447M1BvpN2pkEGni8jPtAA0gatrdPdYyKZJNeVjQSN1ZEgpXMZqXW/T 0xVw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=ZwUAk5IgrsMtDqNMJWXQukl97Z05xov4Nnqm4yp2M+w=; b=umif4l8SmpdxM7PTwfBqN2ZFZMag6kfa+H/CAxwifoZGE7TfCZK21uCa9FUIo7+sJz YDl4LBo6iNrXOA+YA+qxbjqA/ROPXbGNeg4WO1IAysuApAIfRctAPhM2Gkyzc0yiwn6u 5ZOO8aQT6IwLmRSW71zTT4CQts4FXOfI54iHlbTP52QX9EYSURk3Wu3C3NGf6nbCjssJ KLL5YrXwgG6fsXCtaLxWxU+7xUc1sG3GJz0xq+EwBiHcUE0R7aZXU4U5ByNy3xmP+YSZ PvYZ0rsRG7rQNvvZP7UKSid4BHRp3bNzFLh2pa2bfBZsKXAxopf0J066jTEUPC3C1Qwk vvUA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=SlIg7A36; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id r18si2527081edy.411.2020.10.06.07.29.05; Tue, 06 Oct 2020 07:29:34 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=SlIg7A36; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726304AbgJFOZu (ORCPT + 99 others); Tue, 6 Oct 2020 10:25:50 -0400 Received: from esa3.microchip.iphmx.com ([68.232.153.233]:52073 "EHLO esa3.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725902AbgJFOZu (ORCPT ); Tue, 6 Oct 2020 10:25:50 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1601994349; x=1633530349; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=37P99FRWrTMea0KX2EyNsdkN2HT1aIXVZC/6d50PNvI=; b=SlIg7A360Sz2zu++eHJLp38O7uYEbwFmVL0jmJXHfkvO7IjlbGKisexG ybbfi5C2Wc2TXK4tB4mTgOFehNlKlZU+lYK3DzRI1GgtPeqP+84RAjJBt 8NqLRd3aSXxW/ufptRXw+3xfftx5LDn+dp5ETykdaXxRGNfxmFCBFUjH9 +ppEXHyWXeJWRoyr2dxCkXcxywp5Rb4Bk+HlNT2HrqhUFxCZDSm3s768/ b4HwYxiRs1+m7ZJrKMUc7r89hp9R8DH6kyAQ+ahl0/ZRC/jL9s5IRa6LZ 81R1AGjZX6KkyExrET7SSBvTQUoYxJ3VGIbsu81SSF9hQ5RpJo1ak4TW7 Q==; IronPort-SDR: YJuGaFUd0eQZOSzlVK+qKNTD/fwzBuBzoVOniv3LCkJ39DPD5ilW+I/yYsSUXACpWxBaNLxPes w08Ku3RCBbrU4mxko7OwKdw774DF8E+kN8CWL/4Y4ZNOBuM2LK1yPZ3hIBiw9cNdPwBFUEeeA0 X/F6m5tpyvTdTjjEklryB9PXhVupd3IW7WizTSZufatvBm4NwjKQ1eMBMIsVNtBAaPjF74bl0f 4owP7SftBz3dHn4hdXRVz+iIMxtop1LVqjLzC8FTNQNmCntDDafeR2LN2isVTXPj3r38fiarLZ hn4= X-IronPort-AV: E=Sophos;i="5.77,343,1596524400"; d="scan'208";a="94382233" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa3.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 06 Oct 2020 07:25:48 -0700 Received: from chn-vm-ex01.mchp-main.com (10.10.85.143) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Tue, 6 Oct 2020 07:25:37 -0700 Received: from soft-dev10.microsemi.net (10.10.115.15) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Tue, 6 Oct 2020 07:25:36 -0700 From: Lars Povlsen To: Linus Walleij , Rob Herring CC: Lars Povlsen , Microchip Linux Driver Support , , , , , Alexandre Belloni Subject: [RESEND PATCH v3 1/3] dt-bindings: pinctrl: Add bindings for pinctrl-mchp-sgpio driver Date: Tue, 6 Oct 2020 16:25:30 +0200 Message-ID: <20201006142532.2247515-2-lars.povlsen@microchip.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20201006142532.2247515-1-lars.povlsen@microchip.com> References: <20201006142532.2247515-1-lars.povlsen@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds DT bindings for the Microsemi/Microchip SGPIO controller, bindings microchip,sparx5-sgpio, mscc,ocelot-sgpio and mscc,luton-sgpio. Signed-off-by: Lars Povlsen --- .../pinctrl/microchip,sparx5-sgpio.yaml | 127 ++++++++++++++++++ 1 file changed, 127 insertions(+) create mode 100644 Documentation/devicetree/bindings/pinctrl/microchip,sparx5-sgpio.yaml diff --git a/Documentation/devicetree/bindings/pinctrl/microchip,sparx5-sgpio.yaml b/Documentation/devicetree/bindings/pinctrl/microchip,sparx5-sgpio.yaml new file mode 100644 index 000000000000..e3618ed28165 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/microchip,sparx5-sgpio.yaml @@ -0,0 +1,127 @@ +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/microchip,sparx5-sgpio.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Microsemi/Microchip Serial GPIO controller + +maintainers: + - Lars Povlsen + +description: | + By using a serial interface, the SIO controller significantly extend + the number of available GPIOs with a minimum number of additional + pins on the device. The primary purpose of the SIO controllers is to + connect control signals from SFP modules and to act as an LED + controller. + +properties: + $nodename: + pattern: "^gpio@[0-9a-f]+$" + + compatible: + enum: + - microchip,sparx5-sgpio + - mscc,ocelot-sgpio + - mscc,luton-sgpio + + "#address-cells": + const: 1 + + "#size-cells": + const: 0 + + reg: + maxItems: 1 + + clocks: + maxItems: 1 + + microchip,sgpio-port-ranges: + description: This is a sequence of tuples, defining intervals of + enabled ports in the serial input stream. The enabled ports must + match the hardware configuration in order for signals to be + properly written/read to/from the controller holding + registers. Being tuples, then number of arguments must be + even. The tuples mast be ordered (low, high) and are + inclusive. Arguments must be between 0 and 31. + $ref: /schemas/types.yaml#/definitions/uint32-array + minItems: 2 + maxItems: 64 + + microchip,sgpio-frequency: + description: The sgpio controller frequency (Hz). This dictates + the serial bitstream speed, which again affects the latency in + getting control signals back and forth between external shift + registers. The speed must be no larger than half the system + clock, and larger than zero. + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 1 + default: 12500000 + +patternProperties: + "^gpio-(port|controller)@[01]$": + type: object + properties: + compatible: + const: microchip,sparx5-sgpio-bank + + reg: + maxItems: 1 + + gpio-controller: true + + '#gpio-cells': + const: 3 + + ngpios: + minimum: 1 + maximum: 128 + + required: + - compatible + - reg + - gpio-controller + - '#gpio-cells' + - ngpios + + additionalProperties: false + +additionalProperties: false + +required: + - compatible + - reg + - clocks + - microchip,sgpio-port-ranges + - "#address-cells" + - "#size-cells" + +examples: + - | + sgpio2: gpio@1101059c { + #address-cells = <1>; + #size-cells = <0>; + compatible = "microchip,sparx5-sgpio"; + clocks = <&sys_clk>; + pinctrl-0 = <&sgpio2_pins>; + pinctrl-names = "default"; + reg = <0x1101059c 0x100>; + microchip,sgpio-port-ranges = <0 0 16 18 28 31>; + microchip,sgpio-frequency = <25000000>; + sgpio_in2: gpio-controller@0 { + reg = <0>; + compatible = "microchip,sparx5-sgpio-bank"; + gpio-controller; + #gpio-cells = <3>; + ngpios = <96>; + }; + sgpio_out2: gpio-controller@1 { + compatible = "microchip,sparx5-sgpio-bank"; + reg = <1>; + gpio-controller; + #gpio-cells = <3>; + ngpios = <96>; + }; + }; -- 2.25.1