Received: by 2002:a05:6a10:6744:0:0:0:0 with SMTP id w4csp4891330pxu; Tue, 13 Oct 2020 09:28:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwixdVIi7TWn65vOM+ErCndY0G1aZl6UI+ohUiGeMA1+8sBbVV2pkstzf0DADoWY6fxnmc3 X-Received: by 2002:aa7:cf93:: with SMTP id z19mr406934edx.26.1602606485833; Tue, 13 Oct 2020 09:28:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1602606485; cv=none; d=google.com; s=arc-20160816; b=WJ0iaJxbuC1naxVIFz9X+2ZOCKYRLPja89YAGa/RUadi6f/c7L86ICCpcXCVHmX/tB C9ibitqKIHGxCdsqhyJep9GwoVcptN6lrVui5cjFsM22v2HPaGBs3ixYHV5s2p9NK4Y6 DQkcppee7nw3j1ORmfM67BlfBtVKTMScExAlqC+s0ABu+q2OAe1Wy1avPxgxxdMidaIo d+JJOeCibV19s+V2siVWDTNBBNuzA26EWZBlfIEd1jKBG1MDBj3xJlFNrD/MqpMIOU3R aL+sZB15hbIyIOTGW8e6NvtA70TSWeWBxY/lf68fORgO2I9voXO74oOLF+iUrhHjI+Bq /gFA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=lMozsbfPqVxu2GCJcouk+yVacmu1MGLHDu1In9iTavI=; b=c0C8D9FanTnSjfdovb8kGY3I7KQehWN5uko5Fbw3WtJU/TWyo+xGpJR7s+bUv1uyb8 eqq6k/KX2IIec8sWF+trljPcZQjKU0+Yd3OprzayUCoSbTnHEXy8uHL8lr5LQ40TeA+e 4bdMu5zNdn60f+Km+fz6rIb9fc0N8BITZ40bEZJqpL0F/9ZT7G/IUEO4C05T0sfopuO8 pYKBePFt6UuHFTDZbyQDIJ6E+muuk0xbG2ctGtVT69yorJPkutpWDSB4hhTRQ9MGTBZr gFC1QN6NEiFgjDOL9muiy7X8NXCqbYTxMDm6dTPom8D16yg+1v3ErGpobWZefBaK+zzP JwIQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=lueRQj7o; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l2si127585ejb.423.2020.10.13.09.27.42; Tue, 13 Oct 2020 09:28:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=lueRQj7o; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726954AbgJMMYl (ORCPT + 99 others); Tue, 13 Oct 2020 08:24:41 -0400 Received: from mail.kernel.org ([198.145.29.99]:44354 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726400AbgJMMYl (ORCPT ); Tue, 13 Oct 2020 08:24:41 -0400 Received: from quaco.ghostprotocols.net (unknown [179.97.37.151]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 9E16A22264; Tue, 13 Oct 2020 12:24:38 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1602591879; bh=Zel9mpx69dMPESX1kmsPy9SRW1OQQJYH/1XpuJTpKxs=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=lueRQj7oDUjtU5nUajxAaS4RVdB+ilx0omZPBFgzRKVni6FZ5i0yVZUw9npTY68hO c1sjtqBdhhAwqeUExteQ8bpCp9Tr7p7/dO9GS8814nrHaAPIvhbI5AXkgOuGCpJ3qN cyaukptMK1RqNBXBZ75Y6pHvHdjCTRwQfmOsrNaE= Received: by quaco.ghostprotocols.net (Postfix, from userid 1000) id 533B3403AC; Tue, 13 Oct 2020 09:24:36 -0300 (-03) Date: Tue, 13 Oct 2020 09:24:36 -0300 From: Arnaldo Carvalho de Melo To: kajoljain Cc: Sandipan Das , mpe@ellerman.id.au, ravi.bangoria@linux.ibm.com, sukadev@linux.vnet.ibm.com, maddy@linux.vnet.ibm.com, jolsa@redhat.com, linux-kernel@vger.kernel.org, linux-perf-users@vger.kernel.org Subject: Re: [PATCH] perf vendor events: Fix typos in power8 PMU events Message-ID: <20201013122436.GB560293@kernel.org> References: <20201012050205.328523-1-sandipan@linux.ibm.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: X-Url: http://acmel.wordpress.com Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Em Mon, Oct 12, 2020 at 01:21:26PM +0530, kajoljain escreveu: > > > On 10/12/20 10:32 AM, Sandipan Das wrote: > > This replaces the incorrectly spelled word "localtion" > > with "location" in some power8 PMU event descriptions. > > Patch looks good to me, Thanks for correcting it. > > Reviewed-By: Kajol Jain Thanks, applied. - Arnaldo > Thanks, > Kajol Jain > > > > Fixes: 2a81fa3bb5ed ("perf vendor events: Add power8 PMU events") > > Signed-off-by: Sandipan Das > > --- > > .../pmu-events/arch/powerpc/power8/cache.json | 10 +++++----- > > .../pmu-events/arch/powerpc/power8/frontend.json | 12 ++++++------ > > .../pmu-events/arch/powerpc/power8/marked.json | 10 +++++----- > > .../pmu-events/arch/powerpc/power8/other.json | 16 ++++++++-------- > > .../arch/powerpc/power8/translation.json | 2 +- > > 5 files changed, 25 insertions(+), 25 deletions(-) > > > > diff --git a/tools/perf/pmu-events/arch/powerpc/power8/cache.json b/tools/perf/pmu-events/arch/powerpc/power8/cache.json > > index 6b792b2c87e2..05a17084d939 100644 > > --- a/tools/perf/pmu-events/arch/powerpc/power8/cache.json > > +++ b/tools/perf/pmu-events/arch/powerpc/power8/cache.json > > @@ -32,8 +32,8 @@ > > { > > "EventCode": "0x1c04e", > > "EventName": "PM_DATA_FROM_L2MISS_MOD", > > - "BriefDescription": "The processor's data cache was reloaded from a localtion other than the local core's L2 due to a demand load", > > - "PublicDescription": "The processor's data cache was reloaded from a localtion other than the local core's L2 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > + "BriefDescription": "The processor's data cache was reloaded from a location other than the local core's L2 due to a demand load", > > + "PublicDescription": "The processor's data cache was reloaded from a location other than the local core's L2 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > }, > > { > > "EventCode": "0x3c040", > > @@ -74,8 +74,8 @@ > > { > > "EventCode": "0x4c04e", > > "EventName": "PM_DATA_FROM_L3MISS_MOD", > > - "BriefDescription": "The processor's data cache was reloaded from a localtion other than the local core's L3 due to a demand load", > > - "PublicDescription": "The processor's data cache was reloaded from a localtion other than the local core's L3 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > + "BriefDescription": "The processor's data cache was reloaded from a location other than the local core's L3 due to a demand load", > > + "PublicDescription": "The processor's data cache was reloaded from a location other than the local core's L3 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > }, > > { > > "EventCode": "0x3c042", > > @@ -134,7 +134,7 @@ > > { > > "EventCode": "0x4e04e", > > "EventName": "PM_DPTEG_FROM_L3MISS", > > - "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L3 due to a data side request", > > + "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a data side request", > > "PublicDescription": "" > > }, > > { > > diff --git a/tools/perf/pmu-events/arch/powerpc/power8/frontend.json b/tools/perf/pmu-events/arch/powerpc/power8/frontend.json > > index 1ddc30655d43..1c902a8263b6 100644 > > --- a/tools/perf/pmu-events/arch/powerpc/power8/frontend.json > > +++ b/tools/perf/pmu-events/arch/powerpc/power8/frontend.json > > @@ -116,8 +116,8 @@ > > { > > "EventCode": "0x1404e", > > "EventName": "PM_INST_FROM_L2MISS", > > - "BriefDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L2 due to an instruction fetch (not prefetch)", > > - "PublicDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L2 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > + "BriefDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L2 due to an instruction fetch (not prefetch)", > > + "PublicDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L2 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > }, > > { > > "EventCode": "0x34040", > > @@ -158,8 +158,8 @@ > > { > > "EventCode": "0x4404e", > > "EventName": "PM_INST_FROM_L3MISS_MOD", > > - "BriefDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L3 due to a instruction fetch", > > - "PublicDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L3 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > + "BriefDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L3 due to a instruction fetch", > > + "PublicDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L3 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > }, > > { > > "EventCode": "0x34042", > > @@ -320,7 +320,7 @@ > > { > > "EventCode": "0x1504e", > > "EventName": "PM_IPTEG_FROM_L2MISS", > > - "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L2 due to a instruction side request", > > + "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a instruction side request", > > "PublicDescription": "" > > }, > > { > > @@ -344,7 +344,7 @@ > > { > > "EventCode": "0x4504e", > > "EventName": "PM_IPTEG_FROM_L3MISS", > > - "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L3 due to a instruction side request", > > + "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a instruction side request", > > "PublicDescription": "" > > }, > > { > > diff --git a/tools/perf/pmu-events/arch/powerpc/power8/marked.json b/tools/perf/pmu-events/arch/powerpc/power8/marked.json > > index 94dc58b83b7e..6de61a797bbd 100644 > > --- a/tools/perf/pmu-events/arch/powerpc/power8/marked.json > > +++ b/tools/perf/pmu-events/arch/powerpc/power8/marked.json > > @@ -92,7 +92,7 @@ > > { > > "EventCode": "0x4c12e", > > "EventName": "PM_MRK_DATA_FROM_L2MISS_CYC", > > - "BriefDescription": "Duration in cycles to reload from a localtion other than the local core's L2 due to a marked load", > > + "BriefDescription": "Duration in cycles to reload from a location other than the local core's L2 due to a marked load", > > "PublicDescription": "" > > }, > > { > > @@ -158,13 +158,13 @@ > > { > > "EventCode": "0x201e4", > > "EventName": "PM_MRK_DATA_FROM_L3MISS", > > - "BriefDescription": "The processor's data cache was reloaded from a localtion other than the local core's L3 due to a marked load", > > + "BriefDescription": "The processor's data cache was reloaded from a location other than the local core's L3 due to a marked load", > > "PublicDescription": "" > > }, > > { > > "EventCode": "0x2d12e", > > "EventName": "PM_MRK_DATA_FROM_L3MISS_CYC", > > - "BriefDescription": "Duration in cycles to reload from a localtion other than the local core's L3 due to a marked load", > > + "BriefDescription": "Duration in cycles to reload from a location other than the local core's L3 due to a marked load", > > "PublicDescription": "" > > }, > > { > > @@ -392,7 +392,7 @@ > > { > > "EventCode": "0x1f14e", > > "EventName": "PM_MRK_DPTEG_FROM_L2MISS", > > - "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L2 due to a marked data side request", > > + "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a marked data side request", > > "PublicDescription": "" > > }, > > { > > @@ -416,7 +416,7 @@ > > { > > "EventCode": "0x4f14e", > > "EventName": "PM_MRK_DPTEG_FROM_L3MISS", > > - "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L3 due to a marked data side request", > > + "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a marked data side request", > > "PublicDescription": "" > > }, > > { > > diff --git a/tools/perf/pmu-events/arch/powerpc/power8/other.json b/tools/perf/pmu-events/arch/powerpc/power8/other.json > > index f4e760cab111..84a0cedf1fd9 100644 > > --- a/tools/perf/pmu-events/arch/powerpc/power8/other.json > > +++ b/tools/perf/pmu-events/arch/powerpc/power8/other.json > > @@ -410,8 +410,8 @@ > > { > > "EventCode": "0x61c04e", > > "EventName": "PM_DATA_ALL_FROM_L2MISS_MOD", > > - "BriefDescription": "The processor's data cache was reloaded from a localtion other than the local core's L2 due to either demand loads or data prefetch", > > - "PublicDescription": "The processor's data cache was reloaded from a localtion other than the local core's L2 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > + "BriefDescription": "The processor's data cache was reloaded from a location other than the local core's L2 due to either demand loads or data prefetch", > > + "PublicDescription": "The processor's data cache was reloaded from a location other than the local core's L2 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > }, > > { > > "EventCode": "0x63c040", > > @@ -470,8 +470,8 @@ > > { > > "EventCode": "0x64c04e", > > "EventName": "PM_DATA_ALL_FROM_L3MISS_MOD", > > - "BriefDescription": "The processor's data cache was reloaded from a localtion other than the local core's L3 due to either demand loads or data prefetch", > > - "PublicDescription": "The processor's data cache was reloaded from a localtion other than the local core's L3 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > + "BriefDescription": "The processor's data cache was reloaded from a location other than the local core's L3 due to either demand loads or data prefetch", > > + "PublicDescription": "The processor's data cache was reloaded from a location other than the local core's L3 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1" > > }, > > { > > "EventCode": "0x63c042", > > @@ -1280,8 +1280,8 @@ > > { > > "EventCode": "0x51404e", > > "EventName": "PM_INST_ALL_FROM_L2MISS", > > - "BriefDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L2 due to instruction fetches and prefetches", > > - "PublicDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L2 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > + "BriefDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L2 due to instruction fetches and prefetches", > > + "PublicDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L2 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > }, > > { > > "EventCode": "0x534040", > > @@ -1340,8 +1340,8 @@ > > { > > "EventCode": "0x54404e", > > "EventName": "PM_INST_ALL_FROM_L3MISS_MOD", > > - "BriefDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L3 due to a instruction fetch", > > - "PublicDescription": "The processor's Instruction cache was reloaded from a localtion other than the local core's L3 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > + "BriefDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L3 due to a instruction fetch", > > + "PublicDescription": "The processor's Instruction cache was reloaded from a location other than the local core's L3 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1" > > }, > > { > > "EventCode": "0x534042", > > diff --git a/tools/perf/pmu-events/arch/powerpc/power8/translation.json b/tools/perf/pmu-events/arch/powerpc/power8/translation.json > > index 623e7475b010..a1657f5fdc6b 100644 > > --- a/tools/perf/pmu-events/arch/powerpc/power8/translation.json > > +++ b/tools/perf/pmu-events/arch/powerpc/power8/translation.json > > @@ -44,7 +44,7 @@ > > { > > "EventCode": "0x1e04e", > > "EventName": "PM_DPTEG_FROM_L2MISS", > > - "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L2 due to a data side request", > > + "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a data side request", > > "PublicDescription": "" > > }, > > { > > -- - Arnaldo