Received: by 2002:a05:6a10:6744:0:0:0:0 with SMTP id w4csp620260pxu; Wed, 14 Oct 2020 09:26:19 -0700 (PDT) X-Google-Smtp-Source: ABdhPJypxrVcBdQS5uBQx8Z7ZBE0LpWSSZ88ubAyNtkPQpYtv0YK+t5j9m/fhzp9wvEl9EeQXm7q X-Received: by 2002:a17:906:6a47:: with SMTP id n7mr5985225ejs.306.1602692778793; Wed, 14 Oct 2020 09:26:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1602692778; cv=none; d=google.com; s=arc-20160816; b=Wbk6x3m9W0Y/Bin+eXkCe0UtxohOVAxgTs8PQoS5Menm1zaOdnnIvSRUm9tEvxD4fQ qb06gDnb7Z3OiB4U3SuwUbQgXXLVmRnRvISdEke9j+1ERCv1nomIChc6+cgL3+RTvvYU 2CZj1565RU03+Kl+f+LHa00yHkxOBj/4i9h5v/whsUv0xRrJh+cY1+Y0LfdMdSSrF/SN NzHCQf8qcO5rwjYOzsfFwje5s/kbjwPOfl6sWbs5dgFTnO1YgxjE68N/JLvTHqc2asqx 2l5mDwMIJnEA9WVBLFM4CirJWauzlZLj0ObRY00RdDg8yVKvNLIYlAMwu+pR0LEF5pX1 catg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=9bTCitwnBAltRZQ7gOYLHIo8QHxlqk1VrxB1btIyl3k=; b=nissvKDxuJtwNduO3mcrApYXgC9Lr+ZnDpI1i56puV0vobpd+wfYWgTlQOa1HrgPsi z7bhORINNhzxKytIGyko3+bxvrXc4QbOnCtCxDTu677FWsm90CyqLNYfi6j3B3CXWfDg xo+wBkKIdWM00B3cp0uqBV4fB8LJRrJnfrHQlFn+waRN7itcMFGB40JibTqblatWFR7U IR4LFEiyNIg5D3XrZEGdaWv3W3Jhv2lkbj+rG2AReYOpSW6NGtYgV3crFgRAYdollIVO GgiEYKl0PAZ0Td1T8awAL6Chv0RqbvG2p8xhP1CgBz9eDlKum5UCvKVACgGQoHsTHcIg hvcQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=KzTLNfTx; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e21si7508ejr.501.2020.10.14.09.25.54; Wed, 14 Oct 2020 09:26:18 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=KzTLNfTx; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730888AbgJNMzZ (ORCPT + 99 others); Wed, 14 Oct 2020 08:55:25 -0400 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:41388 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1729886AbgJNMzY (ORCPT ); Wed, 14 Oct 2020 08:55:24 -0400 Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.42/8.16.0.42) with SMTP id 09ECqtv0015297; Wed, 14 Oct 2020 14:55:14 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=STMicroelectronics; bh=9bTCitwnBAltRZQ7gOYLHIo8QHxlqk1VrxB1btIyl3k=; b=KzTLNfTxLA+SdECp61CYy4zvOHuw/EYembLjHrSng9UqSuZRY/IbUv/f5q5k9nhJGcgo lMe3N7vYUHM1hC3QjFxmQUFbMxgyYf7dhwJBiEUJpRH/GxmtM7+CH+vcKDnhNsZ/zpHI 407uxuP/xWF1a+1n8u+K7E18TnGwv041b6obfQowhUWG6rAFfDFG4F3gIqGGOaJFK9Ge Rj4lLT81qC8MndoDsw0VrJzf3exPDLM6ZpDaV9M50VPqP/PPINCOxZUWpzgtY9XO8Gwo GjfiFb0p4JJSAuJI4xVixQ2LwwwT0TUZoEZ3B46yQ7veLlXYsRhYTjODZtO8Xw3cP31U Sg== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 3455c8hqrm-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 14 Oct 2020 14:55:14 +0200 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 6536810002A; Wed, 14 Oct 2020 14:55:14 +0200 (CEST) Received: from Webmail-eu.st.com (sfhdag3node1.st.com [10.75.127.7]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 55D6F2DA52D; Wed, 14 Oct 2020 14:55:14 +0200 (CEST) Received: from localhost (10.75.127.45) by SFHDAG3NODE1.st.com (10.75.127.7) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 14 Oct 2020 14:55:13 +0200 From: Arnaud Pouliquen To: Rob Herring , Alexandre Torgue CC: , , , , , Arnaud Pouliquen , Mathieu Poirier , Ohad Ben-Cohen , Bjorn Andersson , Ahmad Fatoum Subject: [PATCH v2 4/4] ARM: dts: stm32: update stm32mp151 for remote proc synchronization support Date: Wed, 14 Oct 2020 14:54:41 +0200 Message-ID: <20201014125441.2457-5-arnaud.pouliquen@st.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201014125441.2457-1-arnaud.pouliquen@st.com> References: <20201014125441.2457-1-arnaud.pouliquen@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.45] X-ClientProxiedBy: SFHDAG1NODE3.st.com (10.75.127.3) To SFHDAG3NODE1.st.com (10.75.127.7) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.235,18.0.687 definitions=2020-10-14_07:2020-10-14,2020-10-14 signatures=0 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Two backup registers are used to store the Cortex-M4 state and the resource table address. Declare the tamp node and add associated properties in m4_rproc node to allow Linux to attach to a firmware loaded by the first boot stages. Associated driver implementation is available in commit 9276536f455b3 ("remoteproc: stm32: Parse syscon that will manage M4 synchronisation"). Signed-off-by: Arnaud Pouliquen --- arch/arm/boot/dts/stm32mp151.dtsi | 7 +++++++ 1 file changed, 7 insertions(+) diff --git a/arch/arm/boot/dts/stm32mp151.dtsi b/arch/arm/boot/dts/stm32mp151.dtsi index bfe29023fbd5..842ecffae73a 100644 --- a/arch/arm/boot/dts/stm32mp151.dtsi +++ b/arch/arm/boot/dts/stm32mp151.dtsi @@ -1541,6 +1541,11 @@ status = "disabled"; }; + tamp: tamp@5c00a000 { + compatible = "st,stm32-tamp", "syscon"; + reg = <0x5c00a000 0x400>; + }; + /* * Break node order to solve dependency probe issue between * pinctrl and exti. @@ -1717,6 +1722,8 @@ st,syscfg-holdboot = <&rcc 0x10C 0x1>; st,syscfg-tz = <&rcc 0x000 0x1>; st,syscfg-pdds = <&pwr_mcu 0x0 0x1>; + st,syscfg-rsc-tbl = <&tamp 0x144 0xFFFFFFFF>; + st,syscfg-m4-state = <&tamp 0x148 0xFFFFFFFF>; status = "disabled"; }; }; -- 2.17.1