Received: by 2002:a05:6a10:6744:0:0:0:0 with SMTP id w4csp771809pxu; Wed, 14 Oct 2020 13:20:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxodS4TgT63a/ImvMLmgX0QM4QhDJ6YtZBRjKrQIbUxjgbyL4ghdbr1RVJzV8/ebQS8A64Z X-Received: by 2002:a17:906:9483:: with SMTP id t3mr889562ejx.390.1602706800551; Wed, 14 Oct 2020 13:20:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1602706800; cv=none; d=google.com; s=arc-20160816; b=AkvDC+/EX5R7bWInu3saSDlR/Abw/kbdixe97UjAbccsZJoCJa4GPiQpBUplGZEKjI lZyPVGtte3s/+k3pytCSUA1jGTFQ/Bzt/JJnfmVoiKSKfwZlsDCzAcG56ZqBh8386SIn pJNoRz3Lm4ZIzonZEzdbfjgpG2lLYgjiNhn9fJYwh3nQbRIAKVAdgOzJc/54v5/MALj3 QLwIhSMVCzlNEfQ4Erxwph1FRaKMtHAaa6Ohwe7koroWWRnuEJ+BgHbBr90Fhrjj1boW F61dqtehYZIC6/Wb5q2gQNOMRzLdjXelu9+8T1MExflky0Fs5eoYVojSRLaNyGmu3+OP qDBg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:to:content-transfer-encoding:mime-version :message-id:date:subject:cc:from:ironport-sdr:dkim-signature; bh=r77aBkTOroQa54uiOoQXSs18+YbQ4H4bVPnQpfHrERY=; b=o8ewrExwL3C8c3rdOi9cCDB2Z4a9g2s1RI2u7NpaNpo8pTNNbfBfLHCdmrjNwKISAT /o1yNO6ZncZqpnDsDzkLll8QlZqZVxhK97LVXGRvyYKdc84GbfLD9WtWZ1nCV4NHyZOy TWtMoplfsuMhDTk+/U/qtCnPcsmh3zOQCulOTA57YRmznoimVmfdStF9S6lrAEg8YGde kijFQaoDRXWJoVLD/Xw1ZGdlj8nU5wtyFBjdqFNobLXGD+b1zhlX+fkBe7kPwfGSza2t Y0EP/53T3msUZYfdDZmy5TL5eo5KP6YrDvNWxEUgV9bXIdulJ5mMpjs8zycPPYBn5aBk EUgw== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=17tTkvGK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id dc22si403581edb.475.2020.10.14.13.19.38; Wed, 14 Oct 2020 13:20:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=17tTkvGK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728822AbgJNKF2 (ORCPT + 99 others); Wed, 14 Oct 2020 06:05:28 -0400 Received: from esa6.microchip.iphmx.com ([216.71.154.253]:59969 "EHLO esa6.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725985AbgJNKF2 (ORCPT ); Wed, 14 Oct 2020 06:05:28 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1602669927; x=1634205927; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=/I29CF5iiGyCnWFjnsZ+qI0s1CCYcoxLMpCKAkfIwK8=; b=17tTkvGKmsENgAYQ6dqi06EuoaGuJYYHa0DaSm4wUJrNZBqCreeO9Pbx Jv8N408Zh/uXKL5nFytCAoRwPuYFXi6EglEXKDwGUNiz4PgY7lF6tD4Tr VWL3hs1bclUi6aU1LgAt68T3w2pfuwc8f24yDO1+7CnurdjnuMwUMvpt6 XzlzGkw93YwBZtCweYD3TK+UpJ8MzL4lxBHAwtAZaNWo8J6LcVDBFo0Xf 9gD54S0B3BbgeTgVlcF8z/kfAU0ElpM/Aefhfu6NRt2cAHkZWhrUdZJO0 BZvtCI3c0cBT4gPbKkp/OshQj7tPmLkUkKNhK35zjQLNNMtzfCHZghzM4 w==; IronPort-SDR: tnF6QV0/DD3E5rXwl2uEU0fwMGFFDTFSAeYdGzoEPLeC1dzPweoDYKNhJ5d/WB2qPIanffDNGR aWOSO4jZIG5Hob7rjrEyv0AegexhaXgdSNZONGQ9EpNPaMTY6T7/S2th39NOKuuEHDmKpwxiTp JPDkjF8oS12mUQfN6MH8lsl2I79QQAVw9F3vDMcFJhVU7/Jr9ovDQLuuAYweT+obHD/8ZdCel2 LwXTzVFkqvuVLdCpHiVmWN2dPQPwjM1Xef8Dos+0D/rHPY7LE6L31JhCU4PmXPQ7SgNZmVpj++ 08E= X-IronPort-AV: E=Sophos;i="5.77,374,1596524400"; d="scan'208";a="29850498" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa6.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 14 Oct 2020 03:05:26 -0700 Received: from chn-vm-ex01.mchp-main.com (10.10.85.143) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Wed, 14 Oct 2020 03:05:26 -0700 Received: from soft-dev10.microsemi.net (10.10.115.15) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Wed, 14 Oct 2020 03:05:24 -0700 From: Lars Povlsen CC: Lars Povlsen , Microchip Linux Driver Support , , , , , Alexandre Belloni Subject: [PATCH v6 0/3] Adding support for Microchip/Microsemi serial GPIO controller Date: Wed, 14 Oct 2020 12:05:12 +0200 Message-ID: <20201014100515.2728584-1-lars.povlsen@microchip.com> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain To: unlisted-recipients:; (no To-header on input) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The series add support for the serial GPIO controller used by Microchip Sparx5, as well as (MSCC) ocelot/jaguar2 SoCs. v6 changes: - Use "bus-frequency" instead of "microchip,sgpio-frequency". Drop '$ref'. (Robh) - Added "ngpios" description, bumped minimum to 32. (Linus) - Added "#size-cells" description. (Linus) - Changed "bus-frequency" validation in driver to reflect the YAML description. v5 changes (driver comments from Linus): - Collect bank data in sgpio_bank struct - Add is_input boolean to sgpio_bank struct - Use single-bit bitmasks in sgpio_output_set() and sgpio_output_get() - Eliminate superfluous struct pinctrl_dev *pctl_dev in bank data - Fix wrong ngpio consistency check v4 changes (binding comments from Rob): - microchip,sgpio-port-ranges changed to uint32-matrix so tuples can be represented properly. - gpio controller node name changed to "gpio@[0-1]" - whitespace fixes - DT files updated as per schema changes v3 changes: - Renamed all usage of "mchp" abbrevation with "microchip". - Split the in/output directions into (two) separate banks. - Eliminated the bindings include file (from above) - Changed SPDX license to "GPL-2.0-or-later" - Change -ENOTSUPP to -EOPNOTSUPP - Minor type/symbol naming changes v2 changes: - Adds both in and output modes. - Use direct adressing of the individual banks (#gpio-cells = <4>), also osoleting need for addressing macros in bindings include file. - Property 'microchip,sgpio-ports' (uint32, bitmask) replaced by proper range set (array of [start,end]) 'microchip,sgpio-port-ranges'. - Fixes whitespace issues in Kconfig file Lars Povlsen (3): dt-bindings: pinctrl: Add bindings for pinctrl-microchip-sgpio driver pinctrl: pinctrl-microchip-sgpio: Add pinctrl driver for Microsemi Serial GPIO arm64: dts: sparx5: Add SGPIO devices Lars Povlsen (3): dt-bindings: pinctrl: Add bindings for pinctrl-microchip-sgpio driver pinctrl: pinctrl-microchip-sgpio: Add pinctrl driver for Microsemi Serial GPIO arm64: dts: sparx5: Add SGPIO devices .../pinctrl/microchip,sparx5-sgpio.yaml | 145 ++++ MAINTAINERS | 1 + arch/arm64/boot/dts/microchip/sparx5.dtsi | 91 +++ .../boot/dts/microchip/sparx5_pcb125.dts | 5 + .../dts/microchip/sparx5_pcb134_board.dtsi | 258 +++++++ .../dts/microchip/sparx5_pcb135_board.dtsi | 55 ++ drivers/pinctrl/Kconfig | 18 + drivers/pinctrl/Makefile | 1 + drivers/pinctrl/pinctrl-microchip-sgpio.c | 667 ++++++++++++++++++ 9 files changed, 1241 insertions(+) create mode 100644 Documentation/devicetree/bindings/pinctrl/microchip,sparx5-sgpio.yaml create mode 100644 drivers/pinctrl/pinctrl-microchip-sgpio.c -- 2.25.1