Received: by 2002:a05:6a10:6744:0:0:0:0 with SMTP id w4csp714711pxu; Thu, 15 Oct 2020 14:49:44 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyNcj7mUymyyUezk0dNZk3aC7GuTGj2mEl6D4UHMlrVCwsAIRYuhMpU83rMATywWYgkUju7 X-Received: by 2002:a17:906:c094:: with SMTP id f20mr432591ejz.550.1602798584649; Thu, 15 Oct 2020 14:49:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1602798584; cv=none; d=google.com; s=arc-20160816; b=z+qD2M9bbxOcikjny1zkazZB3wrGEZO8IAksbMTfBqZC2DluzIJv+Um/kg6jalKcUn v5XyCmv8xrPbwkQnx4b0gY1YEu4Rp9GgIkYw8S6AWEzClP0AgjAupJSSeDlrPigJBxBr hR+kiOh20UN5yChCbc4tova3e2lmlW6OgMS2c16Xa2q1CVZ5Ay4ZJky8pODsS480q8sO JT8lG4zRNFZkn6WyD3jwXRpV7OU8X9TQrkvGp+I87hbgch0A1Fg6CuzGw/qhCU0hEoGK 0RpbYFnHruOWftE6LM2is5eomdJqNB2v6KKKrMhyZhPVlPhlsUICO12qxtQQh7Vq8+A/ 2Z2A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:ironport-sdr :ironport-sdr; bh=yDt9NCIBKC5FkHLiOkAnq3eAu/TIaWVtdeR+ZSVGCK0=; b=MZyXxfR9elAB1HtNXBmxtqCqfh8sFE3W8kPlEJmK2UYM6Of+lYOcC2QGOHUCGnswMX cR6vsNSdMJFQn1uHFZNG6LRloxVFRbWEFFx9tYvLVKTLQ4dyyWQwfaAXGklQPhk/72GG k0m3o+FFTBi8Gjum7OfbVhz3n/jG8LHcfnx7Mkg1fOEGyji2rEbwKj8HVWlUF8cAI8O8 sH1gDtQi0H+cXprWSHUMCFWlTBs5LsF8pIWwT+FsXADN2+A3jX1RE9YAShG+h2ZltJHw CmjQhVLut8zfsMM3ZOdwlIBhzRMRpamNBmeLKz2+umC8cwvPOuyVejfsa90XLa3Qm4a9 uf9w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p25si223890ejc.412.2020.10.15.14.49.22; Thu, 15 Oct 2020 14:49:44 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726848AbgJOSX6 (ORCPT + 99 others); Thu, 15 Oct 2020 14:23:58 -0400 Received: from mga03.intel.com ([134.134.136.65]:35970 "EHLO mga03.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726115AbgJOSX6 (ORCPT ); Thu, 15 Oct 2020 14:23:58 -0400 IronPort-SDR: EKm07SrY0CffKe/XlS/rsfc/fx7OVyJDW0mH/YV+YbTBrxQaC1MKHBM4o3EfaG4Cv+F0sTQ1QI BT2sYLqguTqw== X-IronPort-AV: E=McAfee;i="6000,8403,9775"; a="166483771" X-IronPort-AV: E=Sophos;i="5.77,379,1596524400"; d="scan'208";a="166483771" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga001.fm.intel.com ([10.253.24.23]) by orsmga103.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 15 Oct 2020 11:23:57 -0700 IronPort-SDR: e50qo+P6RG8MjztVp6acCwhEEEFKq3UXXq0w+mz0DSx9S3H83r3F2BG+zosibmSLnxROfHQioM gO0MUncPLjyw== X-IronPort-AV: E=Sophos;i="5.77,379,1596524400"; d="scan'208";a="421234189" Received: from rdvivi-losangeles.jf.intel.com (HELO intel.com) ([10.165.21.201]) by fmsmga001-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 15 Oct 2020 11:23:56 -0700 Date: Thu, 15 Oct 2020 14:25:42 -0400 From: Rodrigo Vivi To: Lyude Paul Cc: intel-gfx@lists.freedesktop.org, thaytan@noraisin.net, David Airlie , open list , Gwan-gyeong Mun , Vasily Khoruzhick , Uma Shankar , Sean Paul , dri-devel@lists.freedesktop.org, =?iso-8859-1?Q?Jos=E9?= Roberto de Souza , Manasi Navare , Wambui Karuga Subject: Re: [RFC v2 1/8] drm/i915/dp: Program source OUI on eDP panels Message-ID: <20201015182542.GB2616619@intel.com> References: <20200916171855.129511-1-lyude@redhat.com> <20200916171855.129511-2-lyude@redhat.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20200916171855.129511-2-lyude@redhat.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Sep 16, 2020 at 01:18:48PM -0400, Lyude Paul wrote: > Since we're about to start adding support for Intel's magic HDR > backlight interface over DPCD, we need to ensure we're properly > programming this field so that Intel specific sink services are exposed. > Otherwise, 0x300-0x3ff will just read zeroes. > > We also take care not to reprogram the source OUI if it already matches > what we expect. This is just to be careful so that we don't accidentally > take the panel out of any backlight control modes we found it in. > > v2: > * Add careful parameter to intel_edp_init_source_oui() to avoid > re-writing the source OUI if it's already been set during driver > initialization > > Signed-off-by: Lyude Paul > Cc: thaytan@noraisin.net > Cc: Vasily Khoruzhick > --- > drivers/gpu/drm/i915/display/intel_dp.c | 33 +++++++++++++++++++++++++ > 1 file changed, 33 insertions(+) > > diff --git a/drivers/gpu/drm/i915/display/intel_dp.c b/drivers/gpu/drm/i915/display/intel_dp.c > index 4bd10456ad188..7db2b6a3cd52e 100644 > --- a/drivers/gpu/drm/i915/display/intel_dp.c > +++ b/drivers/gpu/drm/i915/display/intel_dp.c > @@ -3424,6 +3424,29 @@ void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp, > enable ? "enable" : "disable"); > } > > +static void > +intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful) > +{ > + struct drm_i915_private *i915 = dp_to_i915(intel_dp); > + u8 oui[] = { 0x00, 0xaa, 0x01 }; > + u8 buf[3] = { 0 }; > + > + /* > + * During driver init, we want to be careful and avoid changing the source OUI if it's > + * already set to what we want, so as to avoid clearing any state by accident > + */ > + if (careful) { my first reaction here is why the problem described on the commit message doesn't appear during the init, and setting it to the same shouldn't be a problem... but yeap, I agree the risk of taking panel down is high... let's move with the careful approach Reviewed-by: Rodrigo Vivi > + if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0) > + drm_err(&i915->drm, "Failed to read source OUI\n"); > + > + if (memcmp(oui, buf, sizeof(oui)) == 0) > + return; > + } > + > + if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0) > + drm_err(&i915->drm, "Failed to write source OUI\n"); > +} > + > /* If the sink supports it, try to set the power state appropriately */ > void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode) > { > @@ -3443,6 +3466,10 @@ void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode) > } else { > struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp); > > + /* Write the source OUI as early as possible */ > + if (intel_dp_is_edp(intel_dp)) > + intel_edp_init_source_oui(intel_dp, false); > + > /* > * When turning on, we need to retry for 1ms to give the sink > * time to wake up. > @@ -4607,6 +4634,12 @@ intel_edp_init_dpcd(struct intel_dp *intel_dp) > if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) > intel_dp_get_dsc_sink_cap(intel_dp); > > + /* > + * If needed, program our source OUI so we can make various Intel-specific AUX services > + * available (such as HDR backlight controls) > + */ > + intel_edp_init_source_oui(intel_dp, true); > + > return true; > } > > -- > 2.26.2 > > _______________________________________________ > dri-devel mailing list > dri-devel@lists.freedesktop.org > https://lists.freedesktop.org/mailman/listinfo/dri-devel