Received: by 2002:a05:6a10:6744:0:0:0:0 with SMTP id w4csp3832082pxu; Tue, 20 Oct 2020 01:24:17 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyFi3zsbz9/8fHITplcFh/NXp0Zn1HMGYRk/IKV+a4Hac7voKYF/N1DoBl2ilUIJ4hUpqTZ X-Received: by 2002:a17:906:b858:: with SMTP id ga24mr1937536ejb.378.1603182257285; Tue, 20 Oct 2020 01:24:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1603182257; cv=none; d=google.com; s=arc-20160816; b=F3b9Hv/3Vd+AOQ+UqOoqfc5WfgfRJbJX00wYM0NM4dGiz8dFQx++uzbke2LlSflw3j T/ITwJivPGI7cD+/jarkGdF7a3vsudh00QAv/l7VWJUiRYKak1nni1iqe+tFVBp48Rnm g++wEa1FEqG0+XcfCzWL/jTezcLjwozuyrqHn53HuTv5fFge7UjYVr1olOd0dnmvhhFq qNTKKEv57pNNn5NoIfs6Kn2rqF8Ra4vGAL3j8k/atJ3GcyHBu6By/kD8+bjOxppjOOeP DWo2UVj9g/LkEKFNZONPjXVhy/wnY5wnJvhVTqHaUlTBPBtQ5wm76NxQEf7zblnW4EbP 58yg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from; bh=+ZpphlHIV5q1/D2pQZ+4AfgDtbprEYsiz6G1khbVmaA=; b=zdOpKT05rHFfa+4Fext7WUAR2sD9YrdhCPajKJ6TIq1gxXOJBbZDFvbPUUxF6eNdcj xSVAzHIjeIQ/EMJ98vzjxQ54IwjTsV71TleRV48VwbtxSgWYOn1niE3tHibXl3dSYF7u OZ0U9eudtooezqzudGfatw35HRPROA1B8OUwcG4TWclNncYeQ83Sc69fyWlMTpmsGEkX nP3pADB2d0ZXJeiV1MAkYP5SgM4qStqrTfh3cp78AvxLIwDIiQrNi9Lzc+5WDl9JzaeS HJqyAysh/SeIIFFn9yYz+Tdv/dyFe9NRYIA1x+GkbWmcrgz8angVHGpt7Fwl6HiaNHyT 7mwQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id lu17si765964ejb.24.2020.10.20.01.23.54; Tue, 20 Oct 2020 01:24:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388905AbgJSXRo (ORCPT + 99 others); Mon, 19 Oct 2020 19:17:44 -0400 Received: from alexa-out-sd-01.qualcomm.com ([199.106.114.38]:22179 "EHLO alexa-out-sd-01.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728436AbgJSXRo (ORCPT ); Mon, 19 Oct 2020 19:17:44 -0400 Received: from unknown (HELO ironmsg02-sd.qualcomm.com) ([10.53.140.142]) by alexa-out-sd-01.qualcomm.com with ESMTP; 19 Oct 2020 16:17:43 -0700 X-QCInternal: smtphost Received: from gurus-linux.qualcomm.com ([10.46.162.81]) by ironmsg02-sd.qualcomm.com with ESMTP; 19 Oct 2020 16:17:43 -0700 Received: by gurus-linux.qualcomm.com (Postfix, from userid 383780) id E832F199F; Mon, 19 Oct 2020 16:17:42 -0700 (PDT) From: Guru Das Srinagesh To: Mark Brown , Markus Elfring , Lee Jones , Rob Herring Cc: Bjorn Andersson , Greg KH , Guenter Roeck , Joe Perches , Subbaraman Narayanamurthy , David Collins , Anirudh Ghayal , linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, Guru Das Srinagesh Subject: [RFC PATCH RESEND v1 0/3] Add support for Qualcomm MFD PMIC register layout Date: Mon, 19 Oct 2020 16:17:30 -0700 Message-Id: X-Mailer: git-send-email 2.7.4 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This is a follow-up as promised [1] to the earlier attempts [2] [3] to upstream the driver that has been hitherto used to handle IRQs for Qualcomm's PMICs that have multiple on-board peripherals when they are interfaced over the I2C interface. This series is a rewrite of that driver while making use of the regmap-irq framework, which needs some modifications to handle the register layout of Qualcomm's PMICs. This is an RFC because I would like to get feedback on my general approach before submitting as a patch per se. Upon inspection of the regmap-irq framework, it was observed that the downstream driver was essentially replicating the framework's IRQ handling logic (such as adding an IRQ domain, and the interrupt handler thread that reads sub-irqs from a main status register). It was also observed that the framework could not be used as-is because: - Qualcomm's PMIC peripheral register layout does not follow a fixed irq_reg_stride, and - The "IRQ TYPE" configuration register takes one bit per interrupt, which when set configures that interrupt as Edge triggered, and when cleared sets it to Level triggered. - There are two IRQ configuration registers in addition to "IRQ TYPE" that further configure the IRQ type as triggered by rising-edge/level high or alternatively, falling-edge/level low that have no support in the regmap-irq framework currently. This patch series has been tested on an internal platform using PM8008 as a test MFD PMIC chip. PM8008 is a PMIC that contains 7 LDOs, 2 GPIOs, temperature monitoring, and can be interfaced over I2C. Both the framework modifications as well as the chip driver have been submitted here for review. Some details about the specific differences between the framework and QCOM PMICs' register layout are provided below using PM8008 as an example. [PM8008 peripheral register layout] Of all the peripherals in PM8008, only a few need IRQ support. They are laid out at the following base addresses (only four are added at the moment for simplicity): 0x0900, 0x2400, 0xC000, 0xC100 Each peripheral is allocated a uniform size of 0x100 bytes and its IRQs are configured through a set of registers that are located at fixed offsets from the above base addresses, uniformly: Register name Addr regmap-irq equivalent Comment ----------------------------------------------------------------------- INT_RT_STS_OFFSET 0x10 (no equivalent) See #1 below INT_SET_TYPE_OFFSET 0x11 type_base See #2 below INT_POL_HIGH_OFFSET 0x12 (no equivalent) See #3 below INT_POL_LOW_OFFSET 0x13 (no equivalent) See #3 below INT_LATCHED_CLR_OFFSET 0x14 ack_base INT_EN_SET_OFFSET 0x15 unmask_base See #4 below INT_EN_CLR_OFFSET 0x16 mask_base See #4 below INT_LATCHED_STS_OFFSET 0x18 status_base Comments (all registers are one bit per interrupt): 1. INT_RT_STS_OFFSET is not used by the regmap-irq, so it may be ignored. 2. INT_SET_TYPE_OFFSET: 1 for edge trigger, 0 for level trigger. 3. Support needs to be added for writing to INT_POL_HIGH_OFFSET and INT_POL_LOW_OFFSET correctly in the framework. Set to 1 or 0 to enable or disable rising-edge/level high or falling-edge/level low. 4. Even though INT_EN_SET_OFFSET and INT_EN_CLR_OFFSET map to unmask_base and mask_base in the regmap-irq framework conceptually, they are swapped in the chip driver because `unmask_offset` in the framework expects unmask_base to be larger than mask_base numerically. This has to be kept in mind while reviewing the "mfd: Add PM8008 driver" patch below. [Summary of framework changes] The main thrust of the changes is to introduce an array of peripheral offset values, which are to be added to the *_base addresses in order to arrive at the correct register addresses per peripheral. In order to get at the first peripheral's addresses, the first element of this array must be zero. Since there are two new registers (INT_POL_HIGH_OFFSET and INT_POL_LOW_OFFSET), add support for storing the per-peripheral values and also writing to them. These will be used only if peripheral offsets are specified. [1] https://lore.kernel.org/lkml/20200519185757.GA13992@codeaurora.org/ [2] https://lore.kernel.org/lkml/cover.1588037638.git.gurus@codeaurora.org/ [3] https://lore.kernel.org/lkml/cover.1588115326.git.gurus@codeaurora.org/ Guru Das Srinagesh (3): regmap-irq: Add support for peripheral offsets dt-bindings: mfd: Add QCOM PM8008 MFD bindings mfd: Add PM8008 driver .../bindings/mfd/qcom,pm8008-irqchip.yaml | 103 +++++++++++ drivers/base/regmap/regmap-irq.c | 191 ++++++++++++++++---- drivers/mfd/Kconfig | 14 ++ drivers/mfd/Makefile | 1 + drivers/mfd/qcom-pm8008.c | 197 +++++++++++++++++++++ include/linux/regmap.h | 6 + 6 files changed, 478 insertions(+), 34 deletions(-) create mode 100644 Documentation/devicetree/bindings/mfd/qcom,pm8008-irqchip.yaml create mode 100644 drivers/mfd/qcom-pm8008.c -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project