Received: by 2002:a05:6a10:6744:0:0:0:0 with SMTP id w4csp1005316pxu; Mon, 26 Oct 2020 01:17:33 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxKzvnGI6swm63SmyZgOXyloyxY13GlIEylSmkC1Vxippo4nmtYIcKqakjwrpUWvMV20Al2 X-Received: by 2002:aa7:cd4f:: with SMTP id v15mr14170587edw.243.1603700253787; Mon, 26 Oct 2020 01:17:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1603700253; cv=none; d=google.com; s=arc-20160816; b=QLFRwSTOajuTpgP6nZSIJUx3LeZmBLEqfoPRPBEhjwEdKsZ+M73ljZoaAYaaoWQeao 7Fmr319X/c7O/RnECWpWrWb/IQ9d7gQ+9j1oQNhxAmwV6FmrbQ7xOPG3IIHnUc3kMtTf YzDFtAPSOLmTNxM0840Rtx8caUiyCPVrmaNN5Dl+mexQe0rjcD3mggeFvqfXNTB4AVKu v4R1EWLFOC5MvRS4xcaboMXbzOsCtjVwwYKxz1OSrmQlUGIYe9dguFF+d2QXtG9WG142 ROzx5bDecz0fAgigNjdM4lbFdd/B0kslOMf/MMnGRL2rL7yxxlgXeKv1V4J1dkw+/2YF wtlQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=GFmNysVeN0rKBbKQ9g02PVNLmRmdooLteOZK929w+3Y=; b=kyqeoEajgJEj5QLZ9PrHVP1G4jR7Kxu1FlQOsSGkjNPBysZrV6JYXrTY5xGRMeK86P lE87gikpNNIjah4xO/q8p4o038NpBeF+DjgYk7jcJi9TofGX15zzfFgrejRrT9adSwvH mGD9+Xamr8BW0ezUtaWt+GSKkvZKFaeOaqoxDIRuKAmf84bfCkEGTQm0aW15DiyeoD1Q 1BWV/xQ/mP7R3F3mV9LRoz568V2n82S0DGrAnYryGN4Hchv3Qc4AYMrn8te9Wy3xOkJi RYPaev+n/cUVHk9/O8GIh6MpZUB7FncS8OfhpzZmHruBmME3FLuEtVzOsc4xnEEpu/VG 69kw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=p6A2s80K; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id gs18si4931169ejb.225.2020.10.26.01.17.11; Mon, 26 Oct 2020 01:17:33 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=p6A2s80K; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1770818AbgJZGzY (ORCPT + 99 others); Mon, 26 Oct 2020 02:55:24 -0400 Received: from hqnvemgate24.nvidia.com ([216.228.121.143]:12606 "EHLO hqnvemgate24.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1768361AbgJZGzX (ORCPT ); Mon, 26 Oct 2020 02:55:23 -0400 Received: from hqmail.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate24.nvidia.com (using TLS: TLSv1.2, AES256-SHA) id ; Sun, 25 Oct 2020 23:55:31 -0700 Received: from HQMAIL101.nvidia.com (172.20.187.10) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Mon, 26 Oct 2020 06:55:22 +0000 Received: from vidyas-desktop.nvidia.com (10.124.1.5) by mail.nvidia.com (172.20.187.10) with Microsoft SMTP Server id 15.0.1473.3 via Frontend Transport; Mon, 26 Oct 2020 06:55:19 +0000 From: Vidya Sagar To: , , , , , , , CC: , , , , , , Subject: [PATCH 3/4] PCI: tegra: Set DesignWare IP version Date: Mon, 26 Oct 2020 12:24:58 +0530 Message-ID: <20201026065459.28509-4-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201026065459.28509-1-vidyas@nvidia.com> References: <20201026065459.28509-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1603695331; bh=GFmNysVeN0rKBbKQ9g02PVNLmRmdooLteOZK929w+3Y=; h=From:To:CC:Subject:Date:Message-ID:X-Mailer:In-Reply-To: References:X-NVConfidentiality:MIME-Version:Content-Type; b=p6A2s80KeReTaNcTk9j45dFxPHi6ELkDsT7irTb3tltzzLmgh7Fab219E836U8QRi /ZKsPduBXYPEiDG4n0f2ViXzuGXODz7jceiHsQytoD9+k5EiUxOqa2N+dcbqtTO22Z 3s32KWbXHkepQxxHDgsqIQuTUUu0edAYMxlvKkAonsY5tAqFejs4FF+0ZOIzOlhU/7 W7D3leV8eRcsjNGbgl5t56xPA8Ovzxa4aNqBhV5tPoFwfMqXgHnZ1dHbOQ5nd6GTJ7 eOdbzotpi4SdeG7dgs6/VIoNlBdSSouwOiARNOgLeTnGLKnIbDbXoI74hJ+nz7B75d Flktexb8Lrk0A== Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Set the DesignWare IP version for Tegra194 to 0x490A. This would be used by the DesigWare sub-system to do any version specific configuration (Ex:- TD bit programming for ECRC). Signed-off-by: Vidya Sagar --- drivers/pci/controller/dwc/pcie-tegra194.c | 1 + 1 file changed, 1 insertion(+) diff --git a/drivers/pci/controller/dwc/pcie-tegra194.c b/drivers/pci/controller/dwc/pcie-tegra194.c index 7a0c64436861..253d91033bc3 100644 --- a/drivers/pci/controller/dwc/pcie-tegra194.c +++ b/drivers/pci/controller/dwc/pcie-tegra194.c @@ -2011,6 +2011,7 @@ static int tegra_pcie_dw_probe(struct platform_device *pdev) pci->ops = &tegra_dw_pcie_ops; pci->n_fts[0] = N_FTS_VAL; pci->n_fts[1] = FTS_VAL; + pci->version = 0x490A; pp = &pci->pp; pcie->dev = &pdev->dev; -- 2.17.1