Received: by 2002:a05:6a10:9e8c:0:0:0:0 with SMTP id y12csp37235pxx; Mon, 26 Oct 2020 02:40:38 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyYfY6zGdRFZZdOkKUdPHfAeZUvONpjHXzH/kJBQ3S11mQsx0CEHuMYHhWOGLoNtkj6C8Rc X-Received: by 2002:a17:906:4d44:: with SMTP id b4mr14137333ejv.131.1603705238654; Mon, 26 Oct 2020 02:40:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1603705238; cv=none; d=google.com; s=arc-20160816; b=lEXDVe5N4cX0UM4rPeBrZsb689BXgKjeOcLrClC9zf/yVLzuet7GOqZuwUnzkWQLMW zQg9jyMcnMqOBfklQRTeAhe5Hs6szOhkcE99SXCjm2B+Gzmby4WVIQU5NGq/BOo7qDal nsuJzXE8YWhOD/uI9Do56g+41kJzN4fxbk745qivTtYtKTJ4/ObzbAALrqx868AeUnQo KOf+8jn5/2IgX4rAcM3dgx8f+DUoZDSzq2oCPhvNMrewtg8mOYjqJc4jTy5zdVPKMruc O4Xn5y4mPUjPnHzjLJtRqyZ+WZn/dg9soEMoQXBB7Z+5dOUkaFsEG/Lwbe58zioxhyrC 3QDQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=YxyEupHdxaxjv8eBdsvmdj6hpaT4s0mf8L/6PfQ4QX4=; b=aq+V0qtYpXwH91afTom9TxY1LuzR4UPcqLL/FNFhk2plue4DgZD+OAI8EVkU5kHk5C 1IXa3xSyMbXK3QVh3c/y/lR77UED6y82PDC9FfjxzH1sWtHmcH08nBFHxFVEAwxpHt4o BJ+iRLEDJ4+73T3oc0WRte7O8YUxcnX3zp6CokJxWm6HQGuGDHV6VwV2BXSm9KWoKKO/ DAKeeMhi6sBZ8ATOv5DwQ90dBF781pdDzVTzcEtTrDqWXoHda8n1XQI3sHoB6BSy5Pzf JxbHOFNUe+nxJY81rwmewJOlNCe98rJNWFOhXpdniH0gLaSzkM5YZ3fx9Xx+0sJu9DWA 2Xjg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y11si8247723ejd.641.2020.10.26.02.40.16; Mon, 26 Oct 2020 02:40:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1771291AbgJZILD (ORCPT + 99 others); Mon, 26 Oct 2020 04:11:03 -0400 Received: from inva020.nxp.com ([92.121.34.13]:42302 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1771251AbgJZIKx (ORCPT ); Mon, 26 Oct 2020 04:10:53 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id CA4011A0C07; Mon, 26 Oct 2020 09:10:47 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 5A1981A0A82; Mon, 26 Oct 2020 09:10:42 +0100 (CET) Received: from localhost.localdomain (mega.ap.freescale.net [10.192.208.232]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 51B7040307; Mon, 26 Oct 2020 09:10:35 +0100 (CET) From: Biwen Li To: shawnguo@kernel.org, robh+dt@kernel.org, mark.rutland@arm.com, leoyang.li@nxp.com, zhiqiang.hou@nxp.com, tglx@linutronix.de, jason@lakedaemon.net, maz@kernel.org Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, jiafei.pan@nxp.com, xiaobo.xie@nxp.com, linux-arm-kernel@lists.infradead.org, Biwen Li Subject: [RESEND 03/11] arm64: dts: ls1046a: add DT node for external interrupt lines Date: Mon, 26 Oct 2020 16:01:19 +0800 Message-Id: <20201026080127.40499-3-biwen.li@oss.nxp.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201026080127.40499-1-biwen.li@oss.nxp.com> References: <20201026080127.40499-1-biwen.li@oss.nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Biwen Li Add device-tree node for external interrupt lines IRQ0-IRQ11. Signed-off-by: Biwen Li --- .../arm64/boot/dts/freescale/fsl-ls1046a.dtsi | 27 ++++++++++++++++++- 1 file changed, 26 insertions(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi b/arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi index 0246d975a206..dff3ee84c294 100644 --- a/arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi +++ b/arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi @@ -3,7 +3,7 @@ * Device Tree Include file for Freescale Layerscape-1046A family SoC. * * Copyright 2016 Freescale Semiconductor, Inc. - * Copyright 2018 NXP + * Copyright 2018-2020 NXP * * Mingkai Hu */ @@ -314,6 +314,31 @@ compatible = "fsl,ls1046a-scfg", "syscon"; reg = <0x0 0x1570000 0x0 0x10000>; big-endian; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0x0 0x0 0x1570000 0x10000>; + + extirq: interrupt-controller@1ac { + compatible = "fsl,ls1046a-extirq", "fsl,ls1043a-extirq"; + #interrupt-cells = <2>; + #address-cells = <0>; + interrupt-controller; + reg = <0x1ac 4>; + interrupt-map = + <0 0 &gic GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, + <1 0 &gic GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, + <2 0 &gic GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, + <3 0 &gic GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, + <4 0 &gic GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, + <5 0 &gic GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, + <6 0 &gic GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, + <7 0 &gic GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, + <8 0 &gic GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, + <9 0 &gic GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, + <10 0 &gic GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, + <11 0 &gic GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; + interrupt-map-mask = <0xffffffff 0x0>; + }; }; crypto: crypto@1700000 { -- 2.17.1