Received: by 2002:a05:6a10:9e8c:0:0:0:0 with SMTP id y12csp1050201pxx; Tue, 27 Oct 2020 07:10:40 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzEueF4J4GvPhNvn6xlN6Dnl8o/RMZm0S7PQViNoH9qkc6Ef0XJAnject4FXkwXalPdbFO5 X-Received: by 2002:a17:906:3bc9:: with SMTP id v9mr2553459ejf.340.1603807840371; Tue, 27 Oct 2020 07:10:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1603807840; cv=none; d=google.com; s=arc-20160816; b=0lBBc5CHVfxMa0TUPA07PQC+7Vk6CciDa5acagIkygGLPYSrU8SKOwZrJmsj1htGqJ kYwyVSSJwWOG0Yk5zQ6upwXYlrak8EfHG/TCRfnn0gk7MBmHWAlctciPL9vTmMwjNtC8 /3+FowChlbId3ScPQ5NwFSfMSFIC9asomSSIodzljPWgHYC/TI+idlvuXLSOlOaCOc9h +1TjX2lc4O5fhmP/IdSW4TJl1R6xDPhKe3NOWD1EM9HCZcERJvay/tEd1cV+UIacpITv 4aTmmckwqPJ7UUbQZ9Zh/rc3tivRkXNowPGvXzy/FnzJsgOme4p+rtCEfMCZI3ba28tb g6nA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:ironport-sdr:ironport-sdr; bh=3Cq9hj16iT8qr908rhHHQM8DVq6VaVgZt5FOlSsLs6M=; b=syyzKIAJM+bSe767LwjgxQ+24KVm02BBVHhwm30J9mQOL50IJB9bx2z8D3+L7IP1jp jPMX782fMPy2Y1UltraZIRYxxu+dtz2mVmJHoDJYepH3nPv1u9rgrBcjizAN0Y1PdiCY 5GZ1PgkmSNVCV504Jq1wVmshK3ZXilCBl3o6YbEzml/XIVNgVdj4o2iteyZxDtZw7s3f INr2BDl6KMfxlfa24Z/hIc+m4kam9FXjLDiDb3mwFZpQ/EsYjoe8YkUHO5gWClKW/9Fd Hnzp0iKW/wLIRMQmoQjVvA3RL8ywn3juoeiPm9CNdPXpazNRou2ai911d5zYXq50YT+1 pXLg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j15si964765edl.207.2020.10.27.07.10.01; Tue, 27 Oct 2020 07:10:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2507014AbgJ0G4P (ORCPT + 99 others); Tue, 27 Oct 2020 02:56:15 -0400 Received: from mga17.intel.com ([192.55.52.151]:5231 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2506996AbgJ0G4N (ORCPT ); Tue, 27 Oct 2020 02:56:13 -0400 IronPort-SDR: TAuasfnn6ObRiAeZAaKFqpsil9pB8YCRBN9ghkvEG90zneZ4GM5nJfiVrNW4uvw4lcBFlqdfGX /XqwZWJ7f1iQ== X-IronPort-AV: E=McAfee;i="6000,8403,9786"; a="147890896" X-IronPort-AV: E=Sophos;i="5.77,422,1596524400"; d="scan'208";a="147890896" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga008.jf.intel.com ([10.7.209.65]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 26 Oct 2020 23:56:13 -0700 IronPort-SDR: XSRBr7nTaYqROSWhGIdLiCZcnnvUfXmRZpS1hSRMRdtGX0Hue8BFfNvSLRNrWPDXGJTGlk0YZL b9sVq21gRvoQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.77,422,1596524400"; d="scan'208";a="350175984" Received: from jsia-hp-z620-workstation.png.intel.com ([10.221.118.135]) by orsmga008.jf.intel.com with ESMTP; 26 Oct 2020 23:56:12 -0700 From: Sia Jee Heng To: vkoul@kernel.org, Eugeniy.Paltsev@synopsys.com Cc: andriy.shevchenko@linux.intel.com, dmaengine@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH v2 12/15] dmaengine: dw-axi-dmac: Add Intel KeemBay DMA register fields Date: Tue, 27 Oct 2020 14:38:55 +0800 Message-Id: <20201027063858.4877-13-jee.heng.sia@intel.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20201027063858.4877-1-jee.heng.sia@intel.com> References: <20201027063858.4877-1-jee.heng.sia@intel.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for Intel KeemBay DMA registers. These registers are required to run data transfer between device to memory and memory to device on Intel KeemBay SoC. Reviewed-by: Andy Shevchenko Signed-off-by: Sia Jee Heng --- drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c | 4 ++++ drivers/dma/dw-axi-dmac/dw-axi-dmac.h | 14 ++++++++++++++ 2 files changed, 18 insertions(+) diff --git a/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c b/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c index ce89b4dee1dc..19806c586e81 100644 --- a/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c +++ b/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c @@ -1252,6 +1252,10 @@ static int dw_probe(struct platform_device *pdev) if (IS_ERR(chip->regs)) return PTR_ERR(chip->regs); + chip->apb_regs = devm_platform_ioremap_resource(pdev, 1); + if (IS_ERR(chip->apb_regs)) + dev_warn(&pdev->dev, "apb_regs not supported\n"); + chip->core_clk = devm_clk_get(chip->dev, "core-clk"); if (IS_ERR(chip->core_clk)) return PTR_ERR(chip->core_clk); diff --git a/drivers/dma/dw-axi-dmac/dw-axi-dmac.h b/drivers/dma/dw-axi-dmac/dw-axi-dmac.h index bdb66d775125..f64e8d33b127 100644 --- a/drivers/dma/dw-axi-dmac/dw-axi-dmac.h +++ b/drivers/dma/dw-axi-dmac/dw-axi-dmac.h @@ -63,6 +63,7 @@ struct axi_dma_chip { struct device *dev; int irq; void __iomem *regs; + void __iomem *apb_regs; struct clk *core_clk; struct clk *cfgr_clk; struct dw_axi_dma *dw; @@ -169,6 +170,19 @@ static inline struct axi_dma_chan *dchan_to_axi_dma_chan(struct dma_chan *dchan) #define CH_INTSIGNAL_ENA 0x090 /* R/W Chan Interrupt Signal Enable */ #define CH_INTCLEAR 0x098 /* W Chan Interrupt Clear */ +/* Apb slave registers */ +#define DMAC_APB_CFG 0x000 /* DMAC Apb Configuration Register */ +#define DMAC_APB_STAT 0x004 /* DMAC Apb Status Register */ +#define DMAC_APB_DEBUG_STAT_0 0x008 /* DMAC Apb Debug Status Register 0 */ +#define DMAC_APB_DEBUG_STAT_1 0x00C /* DMAC Apb Debug Status Register 1 */ +#define DMAC_APB_HW_HS_SEL_0 0x010 /* DMAC Apb HW HS register 0 */ +#define DMAC_APB_HW_HS_SEL_1 0x014 /* DMAC Apb HW HS register 1 */ +#define DMAC_APB_LPI 0x018 /* DMAC Apb Low Power Interface Reg */ +#define DMAC_APB_BYTE_WR_CH_EN 0x01C /* DMAC Apb Byte Write Enable */ +#define DMAC_APB_HALFWORD_WR_CH_EN 0x020 /* DMAC Halfword write enables */ + +#define UNUSED_CHANNEL 0x3F /* Set unused DMA channel to 0x3F */ +#define MAX_BLOCK_SIZE 0x1000 /* 1024 blocks * 4 bytes data width */ /* DMAC_CFG */ #define DMAC_EN_POS 0 -- 2.18.0