Received: by 2002:a05:6a10:9e8c:0:0:0:0 with SMTP id y12csp271334pxx; Thu, 29 Oct 2020 02:07:30 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwV/CRcttQ60PonRc6A13wjRk+FbSjAKLBawkmipYqWoAniiwS05QB2O0cLX5TtgNwiBa8L X-Received: by 2002:a17:906:364d:: with SMTP id r13mr2893697ejb.521.1603962450156; Thu, 29 Oct 2020 02:07:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1603962450; cv=none; d=google.com; s=arc-20160816; b=QC6pqZ5n0NfiVi0k4LomRTzE9BnpfJZS4S7V+DjT39LVnHFltS9dhXcD3qy4G/l15M DJ5/N+PRkNTAxTgC5W27oexkQbNvr51nWR0NOUppoBbUavzM9CyLqhLkPQBIDZYmsLje BfoGX/OIiSK9c3fFGHcthq9NeRs+EhPC4GH1W8iHzUtvGclx9lrgwwF+KoIgHzBj7GYx Tjbzy3WtFm3SmaG/G2DJ1bfNXQBMc1mJnRNE9/6nNhZACC96CJsXAXLW+sUeNCIfsJe4 bv+buureFKYcaGe4COGO0KN3uxa2hJ//D9mKdX0zftp10O7VBhE8tj1cAOKOI3TnNfmu 3yhg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from:ironport-sdr :ironport-sdr; bh=qUfXZiWmyIutYVTihT2hZ/QeVlQbYkMs3YjYvqe3g5Q=; b=SCBjOo5G9VoLvxvsDF/ZEawePhelP02gD81e0+H8vGjE+aR04heasosVa76hKfjDzo VLJE/ye5LABPxZCEJ0V4ip+Pp06IZMLRHo+JTPB129bE7l0XYoJHPhL7z+gLkYjjkcnq yBv2hKJggoR03ffukwj9eswAg0fYCo+E2Xx4vdePXazHMNS2BhJ6SEsWFH3jlsYWKc+f sfLQYATyiIdz3fNyJC8fMyXCERiyvWY40aMghejIssoQwxuWOO0rqFX4eEA1mgQM/kvx 8nBQlno8fc/jXOEl1R8A309y0xQLV0wvGhbvPtJWOZd1hKdKtpOjgtdzzDai8XmX7/Ok BIqA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id sd18si1264295ejb.372.2020.10.29.02.07.08; Thu, 29 Oct 2020 02:07:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727120AbgJ2HYo (ORCPT + 99 others); Thu, 29 Oct 2020 03:24:44 -0400 Received: from mga01.intel.com ([192.55.52.88]:38435 "EHLO mga01.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726691AbgJ2HYa (ORCPT ); Thu, 29 Oct 2020 03:24:30 -0400 IronPort-SDR: yy/pO3bjNC0xugZK4VtG1V+eY/DNFQgPy2Nws8dElmmLAXkSf1dWuZnY3svAXesdlsfnSjs0dr upVDMzAJ53Mg== X-IronPort-AV: E=McAfee;i="6000,8403,9788"; a="186163408" X-IronPort-AV: E=Sophos;i="5.77,429,1596524400"; d="scan'208";a="186163408" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by fmsmga101.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 28 Oct 2020 23:20:20 -0700 IronPort-SDR: beKd6omMK9893Skk8wkVWlk+DSR7GtZDBzyEYRZQqwjlW6ROLAE+AB7JENGXY6BssiHqUYJ5sa eE3e6wTRqPoA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.77,429,1596524400"; d="scan'208";a="536541043" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga005.jf.intel.com with ESMTP; 28 Oct 2020 23:20:16 -0700 From: "Ramuthevar,Vadivel MuruganX" To: broonie@kernel.org, vigneshr@ti.com, tudor.ambarus@microchip.com, linux-kernel@vger.kernel.org, linux-spi@vger.kernel.org, robh+dt@kernel.org Cc: devicetree@vger.kernel.org, miquel.raynal@bootlin.com, simon.k.r.goldschmidt@gmail.com, dinguyen@kernel.org, richard@nod.at, cheol.yong.kim@intel.com, qi-ming.wu@intel.com, "Ramuthevar,Vadivel MuruganX" Subject: [PATCH v5 0/6] spi: cadence-quadspi: Add QSPI controller support for Intel LGM SoC Date: Thu, 29 Oct 2020 14:20:08 +0800 Message-Id: <20201029062014.27620-1-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add QSPI controller support for Intel LGM SoC. Note from Vignesh(mtd subsystem maintainer): This series is a subset of "[PATCH v12 0/4] spi: cadence-quadspi: Add support for the Cadence QSPI controller" by Ramuthevar,Vadivel MuruganX that intended to move cadence-quadspi driver to spi-mem framework Those patches were trying to accomplish too many things in a single set of patches and need to split into smaller patches. This is reduced version of above series. Changes that are intended to make migration easy are split into separate patches. Patches 1 to 3 drop features that cannot be supported under spi-mem at the moment (backward compatibility is maintained). Patch 4-5 are trivial cleanups. Patch 6 does the actual conversion to spi-mem and patch 7 moves the driver to drivers/spi folder. I have tested both INDAC mode (used by non TI platforms like Altera SoCFPGA) and DAC mode (used by TI platforms) on TI EVMs. Patches to move move bindings over to "Documentation/devicetree/bindings/spi/" directory and also conversion of bindig doc to YAML will be posted separately. Support for Intel platform would follow that. Reference: https://lkml.org/lkml/2020/6/1/50 --- v5: - Rob's review comments update - const with single compatible string kept v4: - Rob's review comments update - remove '|' no formatting to preserve - child node attributes follows under 'properties' under '@[0-9a-f]+$'. v3: - Pratyush review comments update - CQSPI_SUPPORTS_MULTI_CHIPSELECT macro used instead of cqspi->use_direct_mode - disable DAC support placed in end of controller_init v2: - Rob's review comments update for dt-bindings - add 'oneOf' for compatible selection - drop un-neccessary descriptions - add the cdns,is-decoded-cs and cdns,rclk-en properties as schema - remove 'allOf' in not required place - add AdditionalProperties false - add minItems/maxItems for qspi reset attributes resend-v1: - As per Mark's suggestion , reorder the patch series 1-3 driver support patches, series 4-6 dt-bindings patches. v1: - initial version Ramuthevar Vadivel Murugan (6): spi: cadence-quadspi: Add QSPI support for Intel LGM SoC spi: cadence-quadspi: Disable the DAC for Intel LGM SoC spi: cadence-quadspi: Add multi-chipselect support for Intel LGM SoC spi: Move cadence-quadspi.txt to Documentation/devicetree/bindings/spi dt-bindings: spi: Convert cadence-quadspi.txt to cadence-quadspi.yaml dt-bindings: spi: Add compatible for Intel LGM SoC .../devicetree/bindings/mtd/cadence-quadspi.txt | 67 --------- .../devicetree/bindings/spi/cadence-quadspi.yaml | 151 +++++++++++++++++++++ drivers/spi/Kconfig | 2 +- drivers/spi/spi-cadence-quadspi.c | 31 +++++ 4 files changed, 183 insertions(+), 68 deletions(-) delete mode 100644 Documentation/devicetree/bindings/mtd/cadence-quadspi.txt create mode 100644 Documentation/devicetree/bindings/spi/cadence-quadspi.yaml -- 2.11.0