Received: by 2002:a05:6a10:9e8c:0:0:0:0 with SMTP id y12csp1908296pxx; Sat, 31 Oct 2020 02:11:52 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyJcYIH+Wqdq20soQgnjuZy+tm10rVCeka/p3+S4SgJOPlmD1ODot2wRSgmwbliEZRZ03XT X-Received: by 2002:a17:906:8401:: with SMTP id n1mr6189488ejx.215.1604135512425; Sat, 31 Oct 2020 02:11:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1604135512; cv=none; d=google.com; s=arc-20160816; b=eSrpAa2swaFuAYp0yR4EhMaeqOGha3w96vNioNvVmjR2EeqZbzu6wqOn0aXyMmGxvy nll5Ofy6bnwUQ3oCaX8Ql/vgsuO5rgH6gc8BSDuUxldPqhkWwAkXNGqvXEIfE5l9PmTV 7/fQmBOgi6D42Kl5osAHyw8ei+HAsVHC3bN/XsqFzx0BT+kVtJ3gqu51WcrtCp3n8JX2 8QdJ7v/vh4lhy+LZUp+8Q6/P1O1wEQEQp/BjRoZAcMc22nKeSytMy9j+PmK/G8BvS19m JmxEKBV3YHR1BBjKg8j6FUaptcW78bDob74xXM+ZkMPf7h3vomq3cyNAy9Dmlt8oOkDC 5Vdg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=TnxjFQzatP+dJAFIDTHA44RftZOg+F2TFEieXyfgqtc=; b=oHhcDd3FplFO47p3Lhk2rLipflWqFArcDkCTGkshHtjk1eyPm5By+vzgUGU+9nv/Cn +Tg5hPiXD72PqkoSdKRn+t7xvn7c92A60Q+3x1KEykkKaxwJphB0lXOVEhEL+xEk5NYm BdUkgRe5DAItG/PWwoflfp7PH7EAk1cajsEp8al+GAHHEOAhlPnKfe0b12jI2DISbtFG acOWSrFAjQI1ds8oeTIz77oLZvcDCat7+CBwzzdzpA/eW7DVky4dVCHG2fPfUhAwjfE3 akRR1pUbvwg3VbF0DjDnZwxR0BoX7hw2viFPxSoK9THKeZiLGIIPjy45OvthDPHP+PyI r0DA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m8si6803527edj.357.2020.10.31.02.11.30; Sat, 31 Oct 2020 02:11:52 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726637AbgJaJJR (ORCPT + 99 others); Sat, 31 Oct 2020 05:09:17 -0400 Received: from szxga05-in.huawei.com ([45.249.212.191]:7021 "EHLO szxga05-in.huawei.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726424AbgJaJIo (ORCPT ); Sat, 31 Oct 2020 05:08:44 -0400 Received: from DGGEMS408-HUB.china.huawei.com (unknown [172.30.72.58]) by szxga05-in.huawei.com (SkyGuard) with ESMTP id 4CNYJ95TPvzhcgV; Sat, 31 Oct 2020 17:08:41 +0800 (CST) Received: from localhost.localdomain (10.67.165.24) by DGGEMS408-HUB.china.huawei.com (10.3.19.208) with Microsoft SMTP Server id 14.3.487.0; Sat, 31 Oct 2020 17:08:33 +0800 From: Weili Qian To: , CC: , , , Subject: [PATCH 1/8] crypto: hisilicon/qm - numbers are replaced by macros Date: Sat, 31 Oct 2020 17:07:01 +0800 Message-ID: <1604135228-18410-2-git-send-email-qianweili@huawei.com> X-Mailer: git-send-email 2.8.1 In-Reply-To: <1604135228-18410-1-git-send-email-qianweili@huawei.com> References: <1604135228-18410-1-git-send-email-qianweili@huawei.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.67.165.24] X-CFilter-Loop: Reflected Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Some numbers are replaced by macros to avoid incomprehension. Signed-off-by: Weili Qian Reviewed-by: Zhou Wang --- drivers/crypto/hisilicon/qm.c | 19 ++++++++++++------- 1 file changed, 12 insertions(+), 7 deletions(-) diff --git a/drivers/crypto/hisilicon/qm.c b/drivers/crypto/hisilicon/qm.c index 050fe4e..1de3aac 100644 --- a/drivers/crypto/hisilicon/qm.c +++ b/drivers/crypto/hisilicon/qm.c @@ -473,7 +473,7 @@ static int qm_wait_mb_ready(struct hisi_qm *qm) return readl_relaxed_poll_timeout(qm->io_base + QM_MB_CMD_SEND_BASE, val, !((val >> QM_MB_BUSY_SHIFT) & - 0x1), 10, 1000); + 0x1), POLL_PERIOD, POLL_TIMEOUT); } /* 128 bit should be written to hardware at one time to trigger a mailbox */ @@ -583,7 +583,8 @@ static int qm_dev_mem_reset(struct hisi_qm *qm) writel(0x1, qm->io_base + QM_MEM_START_INIT); return readl_relaxed_poll_timeout(qm->io_base + QM_MEM_INIT_DONE, val, - val & BIT(0), 10, 1000); + val & BIT(0), POLL_PERIOD, + POLL_TIMEOUT); } static u32 qm_get_irq_num_v1(struct hisi_qm *qm) @@ -804,7 +805,8 @@ static int qm_set_vft_common(struct hisi_qm *qm, enum vft_type type, int ret; ret = readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val, - val & BIT(0), 10, 1000); + val & BIT(0), POLL_PERIOD, + POLL_TIMEOUT); if (ret) return ret; @@ -818,7 +820,8 @@ static int qm_set_vft_common(struct hisi_qm *qm, enum vft_type type, writel(0x1, qm->io_base + QM_VFT_CFG_OP_ENABLE); return readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val, - val & BIT(0), 10, 1000); + val & BIT(0), POLL_PERIOD, + POLL_TIMEOUT); } /* The config should be conducted after qm_dev_mem_reset() */ @@ -1785,10 +1788,11 @@ static int qm_qp_ctx_cfg(struct hisi_qp *qp, int qp_id, u32 pasid) INIT_QC_COMMON(cqc, qp->cqe_dma, pasid); if (ver == QM_HW_V1) { - cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V1(0, 0, 0, 4)); + cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V1(0, 0, 0, + QM_QC_CQE_SIZE)); cqc->w8 = cpu_to_le16(QM_Q_DEPTH - 1); } else { - cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V2(4)); + cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V2(QM_QC_CQE_SIZE)); cqc->w8 = 0; } cqc->dw6 = cpu_to_le32(1 << QM_CQ_PHASE_SHIFT | 1 << QM_CQ_FLAG_SHIFT); @@ -2011,7 +2015,8 @@ static void hisi_qm_cache_wb(struct hisi_qm *qm) writel(0x1, qm->io_base + QM_CACHE_WB_START); if (readl_relaxed_poll_timeout(qm->io_base + QM_CACHE_WB_DONE, - val, val & BIT(0), 10, 1000)) + val, val & BIT(0), POLL_PERIOD, + POLL_TIMEOUT)) dev_err(&qm->pdev->dev, "QM writeback sqc cache fail!\n"); } -- 2.8.1