Received: by 2002:a05:6a10:9e8c:0:0:0:0 with SMTP id y12csp2712661pxx; Sun, 1 Nov 2020 07:22:47 -0800 (PST) X-Google-Smtp-Source: ABdhPJxMYHR+hzLPXva4rrL54y0eRhQr8YBT8oBdfIKnp1nvaMWKVqRER0myNIuzFXkM+iZvbxAH X-Received: by 2002:a17:906:660f:: with SMTP id b15mr11822420ejp.333.1604244167493; Sun, 01 Nov 2020 07:22:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1604244167; cv=none; d=google.com; s=arc-20160816; b=Yo9B9ojMJjWiZ6tQtQKZLw71L15ynlcC8xF+ZydevBiNJ4KZl1PPTW3WsWChB+HSI1 4//nsMUlcTzX6+n/9CTOxEU95spBh+Oe3yovo3SXMDWazSCUnO88oSRqYRm0pRpRyv04 3qLo4BrGLO1UffrSZofzVRlv4WfreKXChoXrmw7TZlk5DNxuPnpcCeiYaj4AJe1C7OqH cOfrybj2/KW4tZ4d2wfzFDhfyOjTaHBU+3Nsi76u/xukQT3PZVJNHqb1F2fvEtsmUKyu umO7qfJA3Qw2G3nANALfh7kBYoBoHOEp5GpdrHJYn1zqk1rRA6lliCqdEb/DuZoM5hXa nd6w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:reply-to :in-reply-to:references:mime-version:dkim-signature; bh=l6U4mt6cc8zKvtqYWHbpdSGyNh0QIQjh4ts+r6rCbow=; b=U7sTdXYAt6/3cKtcNVDL2hWWOeNhMqaEB6xswPMvgt6e/i6YcIXUIkEsx+TpOsZ7PE tGwJPct8GxrRAET+J+aGOh5B10wIoixTRYgqOuA0sL5Hx4tgcqDKITWZuYzv0Vc2S6q7 cg2SpHnZd9Ad12opGNF3Su8jXQeFnrJ1Vsfhm48UDHggFk8cbxIDJTCjSFM14BlqOYZv fIpsZWWYKgZva0V7R2zrOIPW8Q42DskuurfFYxaa/03VZ36h4eKqh8pPUSxacUufUo2P JfbDMEHSUP00CYsEgQJSaeXKl+vPGEDCe3hkyFlI1P0ToeYlVeBlwaecXP6cjM2c5YmE oDPA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=swubwzwT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y16si9271826edm.444.2020.11.01.07.22.24; Sun, 01 Nov 2020 07:22:47 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=swubwzwT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726790AbgKAPVL (ORCPT + 99 others); Sun, 1 Nov 2020 10:21:11 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33174 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726458AbgKAPVK (ORCPT ); Sun, 1 Nov 2020 10:21:10 -0500 Received: from mail-lf1-x144.google.com (mail-lf1-x144.google.com [IPv6:2a00:1450:4864:20::144]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A3DF5C0617A6; Sun, 1 Nov 2020 07:21:08 -0800 (PST) Received: by mail-lf1-x144.google.com with SMTP id a9so14131857lfc.7; Sun, 01 Nov 2020 07:21:08 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=mime-version:references:in-reply-to:reply-to:from:date:message-id :subject:to:cc; bh=l6U4mt6cc8zKvtqYWHbpdSGyNh0QIQjh4ts+r6rCbow=; b=swubwzwTJ0eqhKQylBBcma68w9odt91uJEL8OdrPtFiczaF1HZMN1mXTvwXqxDfMH/ jFNVWeaLbly6SGLhLrFf0VQi/8F5s7QBTYl51TmgZ/ywlcN1s67NI/r3ZyukolEA1FOt SMFMDITwfWjEYUV0xBDAtHxofKww+x+UB/XKCgbzpX9cKqeYN2fqJD2ybVde+A+i4nB5 GqDsjVYvmajkxNRDL3aLY8TcJQXdbh3Vk7mGJWwv1MqDZajGpNDMNA1T6Epkc731gGS8 cOd7s7ZAZR2Hsy922EtJRGaGXgXlfVnUJfuCnx69/gGdiojzzfTEi1INmaIEL1MVs57d Xkvg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:reply-to :from:date:message-id:subject:to:cc; bh=l6U4mt6cc8zKvtqYWHbpdSGyNh0QIQjh4ts+r6rCbow=; b=PMDGDU2zEc4rdTKCXOQBBikFoUqVxnUCpiUNM0iPkz6FF9ri/lLX6w7tLlBdE8SvvW B2SroQ8nWoIg4yqHodtT4b3rYye1aoH0SZSwj9vDodnxt3TEjjTaThQ1Yx+ygnDcbt9L 0Bbk1JzewKJhZWqhBvYt3byP0cZ4CG1RYSyTwcUMm4wmsWZ0OIbau2ABtaaXn19S51mU oWyWcZ8DdSUWk0uFD1/bkgtZomlI/xIQImgBhmX26dEHSEqno4VF2ZlzgCgfKitVkySZ W2YyYC+5DN4QEKptzMcaJC3zomM3JmnOSDNJULxInj0xHHzVnnPgWTXU7DV40wRqnM5Q DhMw== X-Gm-Message-State: AOAM5316OLUEBJ6rY5oRG6Y+iovp/jQAHyzz/51kt07MhKmiNMCxJRHE tO5QGUQLA/1hiWO8cx9JyZecIU4dXkvnJ471Nz4= X-Received: by 2002:a19:40ca:: with SMTP id n193mr3870771lfa.96.1604244067107; Sun, 01 Nov 2020 07:21:07 -0800 (PST) MIME-Version: 1.0 References: <20201025221735.3062-1-digetx@gmail.com> <20201025221735.3062-53-digetx@gmail.com> In-Reply-To: <20201025221735.3062-53-digetx@gmail.com> Reply-To: cwchoi00@gmail.com From: Chanwoo Choi Date: Mon, 2 Nov 2020 00:20:30 +0900 Message-ID: Subject: Re: [PATCH v6 52/52] PM / devfreq: tegra30: Separate configurations per-SoC generation To: Dmitry Osipenko Cc: Thierry Reding , Jonathan Hunter , Georgi Djakov , Rob Herring , Michael Turquette , Stephen Boyd , Peter De Schrijver , MyungJoo Ham , Kyungmin Park , Chanwoo Choi , Mikko Perttunen , Viresh Kumar , Peter Geis , Nicolas Chauvet , Krzysztof Kozlowski , linux-tegra@vger.kernel.org, Linux PM list , linux-kernel , dri-devel , devicetree Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Dmitry, I added the review about 'ARRAY_SIZE(tegra124_device_configs)'. Except for this, it looks good to me. On Mon, Oct 26, 2020 at 7:21 AM Dmitry Osipenko wrote: > > Previously we were using count-weight of the T124 for T30 in order to > get EMC clock rate that was reasonable for T30. In fact the count-weight > should be x2 times smaller on T30, but then devfreq was producing a bit > too low EMC clock rate for ISO memory clients, like display controller > for example. > > Now both Tegra ACTMON and Tegra DRM display drivers support interconnect > framework and display driver tells to ICC what a minimum memory bandwidth > is needed, preventing FIFO underflows. Thus, now we can use a proper > count-weight value for Tegra30 and MC_ALL device config needs a bit more > aggressive boosting. > > This patch adds a separate ACTMON driver configuration that is specific > to Tegra30. > > Tested-by: Peter Geis > Tested-by: Nicolas Chauvet > Signed-off-by: Dmitry Osipenko > --- > drivers/devfreq/tegra30-devfreq.c | 68 ++++++++++++++++++++++++------- > 1 file changed, 54 insertions(+), 14 deletions(-) > > diff --git a/drivers/devfreq/tegra30-devfreq.c b/drivers/devfreq/tegra30-devfreq.c > index 1b0b91a71886..95aba89eae88 100644 > --- a/drivers/devfreq/tegra30-devfreq.c > +++ b/drivers/devfreq/tegra30-devfreq.c > @@ -57,13 +57,6 @@ > #define ACTMON_BELOW_WMARK_WINDOW 3 > #define ACTMON_BOOST_FREQ_STEP 16000 > > -/* > - * Activity counter is incremented every 256 memory transactions, and each > - * transaction takes 4 EMC clocks for Tegra124; So the COUNT_WEIGHT is > - * 4 * 256 = 1024. > - */ > -#define ACTMON_COUNT_WEIGHT 0x400 > - > /* > * ACTMON_AVERAGE_WINDOW_LOG2: default value for @DEV_CTRL_K_VAL, which > * translates to 2 ^ (K_VAL + 1). ex: 2 ^ (6 + 1) = 128 > @@ -111,7 +104,7 @@ enum tegra_actmon_device { > MCCPU, > }; > > -static const struct tegra_devfreq_device_config actmon_device_configs[] = { > +static const struct tegra_devfreq_device_config tegra124_device_configs[] = { > { > /* MCALL: All memory accesses (including from the CPUs) */ > .offset = 0x1c0, > @@ -133,6 +126,28 @@ static const struct tegra_devfreq_device_config actmon_device_configs[] = { > }, > }; > > +static const struct tegra_devfreq_device_config tegra30_device_configs[] = { > + { > + /* MCALL: All memory accesses (including from the CPUs) */ > + .offset = 0x1c0, > + .irq_mask = 1 << 26, > + .boost_up_coeff = 200, > + .boost_down_coeff = 50, > + .boost_up_threshold = 20, > + .boost_down_threshold = 10, > + }, > + { > + /* MCCPU: memory accesses from the CPUs */ > + .offset = 0x200, > + .irq_mask = 1 << 25, > + .boost_up_coeff = 800, > + .boost_down_coeff = 40, > + .boost_up_threshold = 27, > + .boost_down_threshold = 10, > + .avg_dependency_threshold = 16000, /* 16MHz in kHz units */ > + }, > +}; > + > /** > * struct tegra_devfreq_device - state specific to an ACTMON device > * > @@ -155,6 +170,12 @@ struct tegra_devfreq_device { > unsigned long target_freq; > }; > > +struct tegra_devfreq_soc_data { > + const struct tegra_devfreq_device_config *configs; > + /* Weight value for count measurements */ > + unsigned int count_weight; > +}; > + > struct tegra_devfreq { > struct devfreq *devfreq; > struct opp_table *opp_table; > @@ -171,11 +192,13 @@ struct tegra_devfreq { > struct delayed_work cpufreq_update_work; > struct notifier_block cpu_rate_change_nb; > > - struct tegra_devfreq_device devices[ARRAY_SIZE(actmon_device_configs)]; > + struct tegra_devfreq_device devices[ARRAY_SIZE(tegra124_device_configs)]; When there is one tegra_devfreq_device_config[] array, this style is not wrong. But, after adding the specific config array for each device, you better specify the correct array size for each case. Even if there is no runtime error on tegra30 soc, it is not proper to use ARRAY_SIZE(tegra124_device_configs). You can allocate the array of tegra_devfreq_device[] or use fixed the array size (2). > > unsigned int irq; > > bool started; > + > + const struct tegra_devfreq_soc_data *soc; > }; > > struct tegra_actmon_emc_ratio { > @@ -488,7 +511,7 @@ static void tegra_actmon_configure_device(struct tegra_devfreq *tegra, > tegra_devfreq_update_avg_wmark(tegra, dev); > tegra_devfreq_update_wmark(tegra, dev); > > - device_writel(dev, ACTMON_COUNT_WEIGHT, ACTMON_DEV_COUNT_WEIGHT); > + device_writel(dev, tegra->soc->count_weight, ACTMON_DEV_COUNT_WEIGHT); > device_writel(dev, ACTMON_INTR_STATUS_CLEAR, ACTMON_DEV_INTR_STATUS); > > val |= ACTMON_DEV_CTRL_ENB_PERIODIC; > @@ -781,6 +804,8 @@ static int tegra_devfreq_probe(struct platform_device *pdev) > if (!tegra) > return -ENOMEM; > > + tegra->soc = of_device_get_match_data(&pdev->dev); > + > tegra->regs = devm_platform_ioremap_resource(pdev, 0); > if (IS_ERR(tegra->regs)) > return PTR_ERR(tegra->regs); > @@ -858,9 +883,9 @@ static int tegra_devfreq_probe(struct platform_device *pdev) > > tegra->max_freq = rate / KHZ; > > - for (i = 0; i < ARRAY_SIZE(actmon_device_configs); i++) { > + for (i = 0; i < ARRAY_SIZE(tegra124_device_configs); i++) { ditto. Use ARRARY_SIZE(soc->configs) instead of ARRAY_SIZE(tegra124_device_configs). > dev = tegra->devices + i; > - dev->config = actmon_device_configs + i; > + dev->config = tegra->soc->configs + i; > dev->regs = tegra->regs + dev->config->offset; > } > > @@ -925,9 +950,24 @@ static int tegra_devfreq_remove(struct platform_device *pdev) > return 0; > } > > +static const struct tegra_devfreq_soc_data tegra124_soc = { > + .configs = tegra124_device_configs, > + > + /* > + * Activity counter is incremented every 256 memory transactions, > + * and each transaction takes 4 EMC clocks. > + */ > + .count_weight = 4 * 256, > +}; > + > +static const struct tegra_devfreq_soc_data tegra30_soc = { > + .configs = tegra30_device_configs, > + .count_weight = 2 * 256, > +}; > + > static const struct of_device_id tegra_devfreq_of_match[] = { > - { .compatible = "nvidia,tegra30-actmon" }, > - { .compatible = "nvidia,tegra124-actmon" }, > + { .compatible = "nvidia,tegra30-actmon", .data = &tegra30_soc, }, > + { .compatible = "nvidia,tegra124-actmon", .data = &tegra124_soc, }, > { }, > }; > > -- > 2.27.0 > -- Best Regards, Chanwoo Choi