Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp967562pxb; Tue, 3 Nov 2020 18:19:12 -0800 (PST) X-Google-Smtp-Source: ABdhPJxsK0o2z8bmc/Nh1LDdeJCNEE7g8roqhs1i98kz02+C6ae/2Pj9IzJZ03MH/requ4x9a/pd X-Received: by 2002:a17:906:1ec9:: with SMTP id m9mr13121960ejj.441.1604456352239; Tue, 03 Nov 2020 18:19:12 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1604456352; cv=none; d=google.com; s=arc-20160816; b=R1UwQ0I8zy1N8OhwoNkDNsGoOGgunwKtEAIn04BmeArDd0h21VKNMD16uS9sMlQ5wo X/0DSdKtkK6lr4hFRN0ILLgAiPjwpas/7JZK1myC3cHAGrPKhqLtz6qFVuG/xErCxWyg BLTp/Hmh2I9QrHNzdDpHr7ujNvW19Z+fgtyb8+7J/n9EJlD+8eMKG/8ynh3laL983ASY UqwPDokNzWZjCGpNfFYofmqp8yVHsmN0hhEhkrAxKXFdGrIadXZe0MuObchN2AO8/mIu 2smUTClEJmXc4Qny2F1fFLovdE8Z4mllhxCoo2QYDWsXy8FonoeF2jpndEpRa5rOEY+3 /U9Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:date:cc:to:from:subject :message-id:ironport-sdr:ironport-sdr; bh=dY5RxyrzL4nh/FbmzPzP69Nbq6vmM1V6TMy010YXfOA=; b=vsjIPeoywyy9TlQjTGAYphKML4/LcF8s5qVjZ98gjsvBvw1of1o36TQrkMS/trgxNH GCo4LJ7EJnqsOZEcFCUo4UWjm0tuW/x05sl+JM2tdvQot1XMjEQpdzGzR5e4cvKBdycz a+o/Ccy/Eb2rdnRcgR4o8pVszrde/P7vrpWsSmDAw/DSSjWwY5ix9c/Zm+QvPGOf4anG 6HspnRantGjKVrOyT6s6lCqHGMQRRrpG3gwHglts7YISwUmHnr/F7LbihIpknyz2jqbO xU5000N5OFSgcG+oQbhnDbfyT8wqHOgTc7us/Cpj6LgBDTeBJk8uy42e6fAt1lmwEOg1 qhSg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b21si580276ejz.183.2020.11.03.18.18.49; Tue, 03 Nov 2020 18:19:12 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730574AbgKDCRC (ORCPT + 99 others); Tue, 3 Nov 2020 21:17:02 -0500 Received: from mga12.intel.com ([192.55.52.136]:18248 "EHLO mga12.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730431AbgKDCRC (ORCPT ); Tue, 3 Nov 2020 21:17:02 -0500 IronPort-SDR: 1RuCwOuOXtxH4q/0ngaH3qxp8tBTd6lX6BJy03X4RTvxs2Jx2hSxj3uPC0kIe2wzP4Yn8ltPZ2 YhKkGamltS/w== X-IronPort-AV: E=McAfee;i="6000,8403,9794"; a="148431366" X-IronPort-AV: E=Sophos;i="5.77,449,1596524400"; d="scan'208";a="148431366" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga007.fm.intel.com ([10.253.24.52]) by fmsmga106.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 03 Nov 2020 18:17:01 -0800 IronPort-SDR: uKijlyfD5bxTxSucYWQ2LkNaN3FFds2bwMNETScE8+dEqSUTE8a4TI4aB/lZAT6ig9jB9Z8ATJ ozUsiz/igIFg== X-IronPort-AV: E=Sophos;i="5.77,449,1596524400"; d="scan'208";a="306240386" Received: from spandruv-mobl.amr.corp.intel.com ([10.209.1.131]) by fmsmga007-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 03 Nov 2020 18:17:00 -0800 Message-ID: <180b54c84179429af3f09ff38e92e642928a2fdb.camel@linux.intel.com> Subject: Re: [PATCH v3 3/4] powercap: Add AMD Fam17h RAPL support From: Srinivas Pandruvada To: Victor Ding Cc: Zhang Rui , LKML , Daniel Lezcano , Kim Phillips , linux-pm@vger.kernel.org, Borislav Petkov , "H. Peter Anvin" , Ingo Molnar , Joerg Roedel , Kan Liang , Pawan Gupta , "Peter Zijlstra (Intel)" , "Rafael J. Wysocki" , Sean Christopherson , Thomas Gleixner , Tony Luck , Vineela Tummalapalli , x86@kernel.org Date: Tue, 03 Nov 2020 18:16:57 -0800 In-Reply-To: References: <20201027072358.13725-1-victording@google.com> <20201027072358.13725-4-victording@google.com> <82f3070691438d3f651d2e5e5fb5499131cdbd15.camel@intel.com> Content-Type: text/plain; charset="UTF-8" User-Agent: Evolution 3.34.4 (3.34.4-1.fc31) MIME-Version: 1.0 Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, 2020-11-04 at 12:43 +1100, Victor Ding wrote: > On Wed, Nov 4, 2020 at 4:09 AM Srinivas Pandruvada > wrote: > > On Tue, 2020-11-03 at 17:10 +1100, Victor Ding wrote: > > > On Mon, Nov 2, 2020 at 12:39 PM Zhang Rui > > > wrote: > > > > On Tue, 2020-10-27 at 07:23 +0000, Victor Ding wrote: > > > > > This patch enables AMD Fam17h RAPL support for the power > > > > > capping > > > > > framework. The support is as per AMD Fam17h Model31h (Zen2) > > > > > and > > > > > model 00-ffh (Zen1) PPR. > > > > > > > > > > Tested by comparing the results of following two sysfs > > > > > entries > > > > > and > > > > > the > > > > > values directly read from corresponding MSRs via > > > > > /dev/cpu/[x]/msr: > > > > > /sys/class/powercap/intel-rapl/intel-rapl:0/energy_uj > > > > > /sys/class/powercap/intel-rapl/intel-rapl:0/intel- > > > > > rapl:0:0/energy_uj > > > > Is this for just energy reporting? No capping of power? > Correct, the hardware does not support capping of power. I wonder if there is no capping, is this the right interface? Do you have specific user space, which cares about this? I think these counters are already exposed via hwmon sysf. Thanks, Srinivas > > Thanks, > > Srinivas > > > > > > > > > Signed-off-by: Victor Ding > > > > > Acked-by: Kim Phillips > > > > > > > > > > > > > > > --- > > > > > > > > > > Changes in v3: > > > > > By Victor Ding > > > > > - Rebased to the latest code. > > > > > - Created a new rapl_defaults for AMD CPUs. > > > > > - Removed redundant setting to zeros. > > > > > - Stopped using the fake power limit domain 1. > > > > > > > > > > Changes in v2: > > > > > By Kim Phillips : > > > > > - Added Kim's Acked-by. > > > > > - Added Daniel Lezcano to Cc. > > > > > - (No code change). > > > > > > > > > > arch/x86/include/asm/msr-index.h | 1 + > > > > > drivers/powercap/intel_rapl_common.c | 6 ++++++ > > > > > drivers/powercap/intel_rapl_msr.c | 20 > > > > > +++++++++++++++++++- > > > > > 3 files changed, 26 insertions(+), 1 deletion(-) > > > > > > > > > > diff --git a/arch/x86/include/asm/msr-index.h > > > > > b/arch/x86/include/asm/msr-index.h > > > > > index 21917e134ad4..c36a083c8ec0 100644 > > > > > --- a/arch/x86/include/asm/msr-index.h > > > > > +++ b/arch/x86/include/asm/msr-index.h > > > > > @@ -327,6 +327,7 @@ > > > > > #define MSR_PP1_POLICY 0x00000642 > > > > > > > > > > #define MSR_AMD_RAPL_POWER_UNIT 0xc0010299 > > > > > +#define MSR_AMD_CORE_ENERGY_STATUS 0xc001029a > > > > > #define MSR_AMD_PKG_ENERGY_STATUS 0xc001029b > > > > > > > > > > /* Config TDP MSRs */ > > > > > diff --git a/drivers/powercap/intel_rapl_common.c > > > > > b/drivers/powercap/intel_rapl_common.c > > > > > index 0b2830efc574..bedd780bed12 100644 > > > > > --- a/drivers/powercap/intel_rapl_common.c > > > > > +++ b/drivers/powercap/intel_rapl_common.c > > > > > @@ -1011,6 +1011,10 @@ static const struct rapl_defaults > > > > > rapl_defaults_cht = { > > > > > .compute_time_window = rapl_compute_time_window_atom, > > > > > }; > > > > > > > > > > +static const struct rapl_defaults rapl_defaults_amd = { > > > > > + .check_unit = rapl_check_unit_core, > > > > > +}; > > > > > + > > > > > > > > why do we need power_unit and time_unit if we only want to > > > > expose > > > > the > > > > energy counter? > > > AMD's Power Unit MSR provides identical information as Intel's, > > > including > > > time units, power units, and energy status units. By reusing the > > > check unit > > > method, we could avoid code duplication as well as easing future > > > enhance- > > > ment when AMD starts to support power limits. > > > > Plus, in rapl_init_domains(), PL1 is enabled for every RAPL > > > > Domain > > > > blindly, I'm not sure how this is handled on the AMD CPUs. > > > > Is PL1 invalidated by rapl_detect_powerlimit()? or is it still > > > > registered as a valid constraint into powercap sysfs I/F? > > > AMD's CORE_ENERGY_STAT MSR is like Intel's PP0_ENERGY_STATUS; > > > therefore, PL1 also always exists on AMD. > > > rapl_detect_powerlimit() > > > correctly > > > markes the domain as monitoring-only after finding power limit > > > MSRs > > > do not > > > exist. > > > > Currently, the code makes the assumption that there is only on > > > > power > > > > limit if priv->limits[domain_id] not set, we probably need to > > > > change > > > > this if we want to support RAPL domains with no power limit. > > > The existing code already supports RAPL domains with no power > > > limit: > > > PL1 is > > > enabled when there is zero or one power limit, > > > rapl_detect_powerlimit() will then > > > mark if PL1 is monitoring-only if power limit MSRs do not exist. > > > Both > > > AMD's RAPL > > > domains are monitoring-only and are correctly marked and handled. > > > > thanks, > > > > rui > > > > > static const struct x86_cpu_id rapl_ids[] __initconst = { > > > > > X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE, &rapl_d > > > > > efau > > > > > lt > > > > > s_core), > > > > > X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE_X, &rapl_d > > > > > efau > > > > > lts_core), > > > > > @@ -1061,6 +1065,8 @@ static const struct x86_cpu_id > > > > > rapl_ids[] > > > > > __initconst = { > > > > > > > > > > X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNL, &rapl_d > > > > > efau > > > > > lts_hsw_se > > > > > rver), > > > > > X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNM, &rapl_d > > > > > efau > > > > > lts_hsw_se > > > > > rver), > > > > > + > > > > > + X86_MATCH_VENDOR_FAM(AMD, 0x17, &rapl_defaults_amd), > > > > > {} > > > > > }; > > > > > MODULE_DEVICE_TABLE(x86cpu, rapl_ids); > > > > > diff --git a/drivers/powercap/intel_rapl_msr.c > > > > > b/drivers/powercap/intel_rapl_msr.c > > > > > index a819b3b89b2f..78213d4b5b16 100644 > > > > > --- a/drivers/powercap/intel_rapl_msr.c > > > > > +++ b/drivers/powercap/intel_rapl_msr.c > > > > > @@ -49,6 +49,14 @@ static struct rapl_if_priv > > > > > rapl_msr_priv_intel > > > > > = { > > > > > .limits[RAPL_DOMAIN_PLATFORM] = 2, > > > > > }; > > > > > > > > > > +static struct rapl_if_priv rapl_msr_priv_amd = { > > > > > + .reg_unit = MSR_AMD_RAPL_POWER_UNIT, > > > > > + .regs[RAPL_DOMAIN_PACKAGE] = { > > > > > + 0, MSR_AMD_PKG_ENERGY_STATUS, 0, 0, 0 }, > > > > > + .regs[RAPL_DOMAIN_PP0] = { > > > > > + 0, MSR_AMD_CORE_ENERGY_STATUS, 0, 0, 0 }, > > > > > +}; > > > > > + > > > > > /* Handles CPU hotplug on multi-socket systems. > > > > > * If a CPU goes online as the first CPU of the physical > > > > > package > > > > > * we add the RAPL package to the system. Similarly, when > > > > > the > > > > > last > > > > > @@ -138,7 +146,17 @@ static int rapl_msr_probe(struct > > > > > platform_device > > > > > *pdev) > > > > > const struct x86_cpu_id *id = > > > > > x86_match_cpu(pl4_support_ids); > > > > > int ret; > > > > > > > > > > - rapl_msr_priv = &rapl_msr_priv_intel; > > > > > + switch (boot_cpu_data.x86_vendor) { > > > > > + case X86_VENDOR_INTEL: > > > > > + rapl_msr_priv = &rapl_msr_priv_intel; > > > > > + break; > > > > > + case X86_VENDOR_AMD: > > > > > + rapl_msr_priv = &rapl_msr_priv_amd; > > > > > + break; > > > > > + default: > > > > > + pr_err("intel-rapl does not support CPU vendor > > > > > %d\n", > > > > > boot_cpu_data.x86_vendor); > > > > > + return -ENODEV; > > > > > + } > > > > > rapl_msr_priv->read_raw = rapl_msr_read_raw; > > > > > rapl_msr_priv->write_raw = rapl_msr_write_raw; > > > > > > > > Best regards, > > > Victor Ding > Best regards, > Victor Ding