Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp633105pxb; Thu, 5 Nov 2020 09:00:56 -0800 (PST) X-Google-Smtp-Source: ABdhPJwsXwCMnlBBGPhP24Aora3xICq7XYksQkdKkpNyfd2OsoWdRS8PyWObCUk+mOEJyhS2oRSY X-Received: by 2002:a17:906:e254:: with SMTP id gq20mr3273442ejb.520.1604595655888; Thu, 05 Nov 2020 09:00:55 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1604595655; cv=none; d=google.com; s=arc-20160816; b=YmAKPk1PaAxHsKvq5qDetwgmVnwm/Dbs+xPmZZn8HNk9DfEvLl0ynBJ41dEkiatiJ4 MNUoB5IiAZl09+HovTvVRypstVEBM3eujag2kOSI0DaiQIYLqxjbG+H0pwTLdv2dn+aj hbqLcLC8/VUysPKPvX1qRxhR1gQpPrBycvcTWgFnPr4QRkCxwEo6gqaWQ0DRo9k2UJE0 HmRGPIFcGkf/gYw96qyj01hwqpVXv/JEVDU1D092fLDSD9gm+dkPhROgV6k4Ys2woMkf pw5Ea7PcbJwjaYJG1WlqaHk6Y7FY5EphWfZWLsnDVlqGwN5thV35HKCCV/YbstEYfE3E ErMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=mw2Wsw/QO/r0oAzOy3m43n3tfB/SS/1btdUG9V6ZsbA=; b=DEifaJdn9qGUI7LT35YnhkmIH59zU7RzS7BKGBDr43OpZbEJyj2/de2UoJzqF+b0dA BzZ5EPGitC7WpKueS0Y2JjfhUrc/yoFptjVtdctOW0+IGJ3qrHoz2m0f5oJanzO03YCI uA7jREdtwDvrMgMhcWuUFaifDcf8lYyIc5EulHSLj1YFi92jrIjB000ZyLDDIzgbp25t aBaWTceUHvKGJizNj8AetJab5zh/4a9zE+oLR7VfvlADPj8XXL3RIRDm0qK4nAvrYIe6 STn1WDSInbu9OezuGDV8HoHJrHAAW03ERglzEdGZN+Zc9K/QSQnNwWMi2nHxcCnv31+z mHuw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s25si1494802ejv.48.2020.11.05.09.00.32; Thu, 05 Nov 2020 09:00:55 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731946AbgKEQ6t (ORCPT + 99 others); Thu, 5 Nov 2020 11:58:49 -0500 Received: from mail-wm1-f65.google.com ([209.85.128.65]:36656 "EHLO mail-wm1-f65.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731901AbgKEQ6r (ORCPT ); Thu, 5 Nov 2020 11:58:47 -0500 Received: by mail-wm1-f65.google.com with SMTP id a65so1951720wme.1; Thu, 05 Nov 2020 08:58:44 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=mw2Wsw/QO/r0oAzOy3m43n3tfB/SS/1btdUG9V6ZsbA=; b=GxAFDcP2eCfk3/+qBhuRh/5gj89FN2QfVET2V845hxKDmHV7VMLRihdLGYAp1YNRtr 0Iqb4k8RfnFIZ6GXP5+cMHNBXYtahzF3HhOEYb+3K7x4/G7l5eXc9MbF/xfiDoGx0kbN nFiMflywlwlwxkHqZUfatZa3OttTD1xzF71fJOiqbVcZGtg54yRepj7lJeGHuUNXOkw8 TbHv4WcH5i2pWEY1LQJnzTUW2yxwckQ9i2hVHe7Gvv1ayg2emu7j49Bk/Af7xeq4TVL0 Y0vkoH0aTFMmxQtmJFzyihi3blJVa8uMeex9NjxmMbFY1d0hFlAksGrwX68GN4o1FwGG FDvQ== X-Gm-Message-State: AOAM530ItMYZt4qflQgQs2bgxdMJcd878hQ94PEYrxdYJ1HvPTPz8Oil EoBwQhkJ/fMs8Ck4sQULfejcM/fVy8I= X-Received: by 2002:a1c:5401:: with SMTP id i1mr3757727wmb.124.1604595520546; Thu, 05 Nov 2020 08:58:40 -0800 (PST) Received: from liuwe-devbox-debian-v2.j3c5onc20sse1dnehy4noqpfcg.zx.internal.cloudapp.net ([51.145.34.42]) by smtp.gmail.com with ESMTPSA id z5sm3350729wrw.87.2020.11.05.08.58.39 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 05 Nov 2020 08:58:40 -0800 (PST) From: Wei Liu To: Linux on Hyper-V List Cc: virtualization@lists.linux-foundation.org, Linux Kernel List , Michael Kelley , Vineeth Pillai , Sunil Muthuswamy , Nuno Das Neves , Wei Liu , "K. Y. Srinivasan" , Haiyang Zhang , Stephen Hemminger , Thomas Gleixner , Ingo Molnar , Borislav Petkov , x86@kernel.org (maintainer:X86 ARCHITECTURE (32-BIT AND 64-BIT)), "H. Peter Anvin" Subject: [PATCH v2 17/17] x86/hyperv: handle IO-APIC when running as root Date: Thu, 5 Nov 2020 16:58:14 +0000 Message-Id: <20201105165814.29233-18-wei.liu@kernel.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20201105165814.29233-1-wei.liu@kernel.org> References: <20201105165814.29233-1-wei.liu@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Just like MSI/MSI-X, IO-APIC interrupts are remapped by Microsoft Hypervisor when Linux runs as the root partition. Implement an IRQ chip to handle mapping and unmapping of IO-APIC interrupts. Use custom functions for mapping and unmapping ACPI GSIs. They will issue Microsoft Hypervisor specific hypercalls on top of the native routines. Signed-off-by: Sunil Muthuswamy Co-Developed-by: Sunil Muthuswamy Signed-off-by: Wei Liu --- arch/x86/hyperv/hv_init.c | 13 +++ arch/x86/hyperv/irqdomain.c | 226 ++++++++++++++++++++++++++++++++++++ 2 files changed, 239 insertions(+) diff --git a/arch/x86/hyperv/hv_init.c b/arch/x86/hyperv/hv_init.c index a46b817b5b2a..2c2189832da7 100644 --- a/arch/x86/hyperv/hv_init.c +++ b/arch/x86/hyperv/hv_init.c @@ -267,10 +267,23 @@ static int hv_cpu_die(unsigned int cpu) return 0; } +int hv_acpi_register_gsi(struct device *dev, u32 gsi, int trigger, int polarity); +void hv_acpi_unregister_gsi(u32 gsi); + +extern int (*native_acpi_register_gsi)(struct device *dev, u32 gsi, int trigger, int polarity); +extern void (*native_acpi_unregister_gsi)(u32 gsi); + static int __init hv_pci_init(void) { int gen2vm = efi_enabled(EFI_BOOT); + if (hv_root_partition) { + native_acpi_register_gsi = __acpi_register_gsi; + native_acpi_unregister_gsi = __acpi_unregister_gsi; + __acpi_register_gsi = hv_acpi_register_gsi; + __acpi_unregister_gsi = hv_acpi_unregister_gsi; + } + /* * For Generation-2 VM, we exit from pci_arch_init() by returning 0. * The purpose is to suppress the harmless warning: diff --git a/arch/x86/hyperv/irqdomain.c b/arch/x86/hyperv/irqdomain.c index 80109e3cbf8f..ae9a728589a4 100644 --- a/arch/x86/hyperv/irqdomain.c +++ b/arch/x86/hyperv/irqdomain.c @@ -9,6 +9,8 @@ #include #include #include +#include +#include struct rid_data { struct pci_dev *bridge; @@ -328,3 +330,227 @@ struct irq_domain * __init hv_create_pci_msi_domain(void) return d; } +/* Copied from io_apic.c */ +union entry_union { + struct { u32 w1, w2; }; + struct IO_APIC_route_entry entry; +}; + +static int hv_unmap_ioapic_interrupt(int gsi) +{ + union hv_device_id device_id; + int ioapic, ioapic_id; + u8 ioapic_pin; + struct IO_APIC_route_entry ire; + union entry_union eu; + struct hv_interrupt_entry entry; + + ioapic = mp_find_ioapic(gsi); + ioapic_pin = mp_find_ioapic_pin(ioapic, gsi); + ioapic_id = mpc_ioapic_id(ioapic); + ire = ioapic_read_entry(ioapic, ioapic_pin); + + eu.entry = ire; + + /* + * Polarity may have been set by us, but Hyper-V expects the exact same + * entry. See the mapping routine. + */ + eu.entry.polarity = 0; + + memset(&entry, 0, sizeof(entry)); + entry.source = HV_INTERRUPT_SOURCE_IOAPIC; + entry.ioapic_rte.low_uint32 = eu.w1; + entry.ioapic_rte.high_uint32 = eu.w2; + + device_id.as_uint64 = 0; + device_id.device_type = HV_DEVICE_TYPE_IOAPIC; + device_id.ioapic.ioapic_id = (u8)ioapic_id; + + return hv_unmap_interrupt(device_id.as_uint64, &entry) & HV_HYPERCALL_RESULT_MASK; +} + +static int hv_map_ioapic_interrupt(int ioapic_id, int trigger, int vcpu, int vector, + struct hv_interrupt_entry *out_entry) +{ + unsigned long flags; + struct hv_input_map_device_interrupt *input; + struct hv_output_map_device_interrupt *output; + union hv_device_id device_id; + struct hv_device_interrupt_descriptor *intr_desc; + u16 status; + + device_id.as_uint64 = 0; + device_id.device_type = HV_DEVICE_TYPE_IOAPIC; + device_id.ioapic.ioapic_id = (u8)ioapic_id; + + local_irq_save(flags); + input = *this_cpu_ptr(hyperv_pcpu_input_arg); + output = *this_cpu_ptr(hyperv_pcpu_output_arg); + memset(input, 0, sizeof(*input)); + intr_desc = &input->interrupt_descriptor; + input->partition_id = hv_current_partition_id; + input->device_id = device_id.as_uint64; + intr_desc->interrupt_type = HV_X64_INTERRUPT_TYPE_FIXED; + intr_desc->target.vector = vector; + intr_desc->vector_count = 1; + + if (trigger) + intr_desc->trigger_mode = HV_INTERRUPT_TRIGGER_MODE_LEVEL; + else + intr_desc->trigger_mode = HV_INTERRUPT_TRIGGER_MODE_EDGE; + + __set_bit(vcpu, (unsigned long *)&intr_desc->target.vp_mask); + + status = hv_do_rep_hypercall(HVCALL_MAP_DEVICE_INTERRUPT, 0, 0, input, output) & + HV_HYPERCALL_RESULT_MASK; + local_irq_restore(flags); + + *out_entry = output->interrupt_entry; + + return status; +} + +static unsigned int hv_ioapic_startup_irq(struct irq_data *data) +{ + u16 status; + struct IO_APIC_route_entry ire; + u32 vector; + struct irq_cfg *cfg; + int ioapic; + u8 ioapic_pin; + int ioapic_id; + int gsi; + union entry_union eu; + struct cpumask *affinity; + int cpu, vcpu; + struct hv_interrupt_entry entry; + struct mp_chip_data *mp_data = data->chip_data; + + gsi = data->irq; + cfg = irqd_cfg(data); + affinity = irq_data_get_effective_affinity_mask(data); + cpu = cpumask_first_and(affinity, cpu_online_mask); + vcpu = hv_cpu_number_to_vp_number(cpu); + + vector = cfg->vector; + + ioapic = mp_find_ioapic(gsi); + ioapic_pin = mp_find_ioapic_pin(ioapic, gsi); + ioapic_id = mpc_ioapic_id(ioapic); + ire = ioapic_read_entry(ioapic, ioapic_pin); + + /* + * Always try unmapping. We do not have visibility into which whether + * an IO-APIC has been mapped or not. We can't use chip_data because it + * already points to mp_data. + * + * We don't use retarget interrupt hypercalls here because Hyper-V + * doens't allow root to change the vector or specify VPs outside of + * the set that is initially used during mapping. + */ + status = hv_unmap_ioapic_interrupt(gsi); + + if (!(status == HV_STATUS_SUCCESS || status == HV_STATUS_INVALID_PARAMETER)) { + pr_debug("%s: unexpected unmap status %d\n", __func__, status); + return -1; + } + + status = hv_map_ioapic_interrupt(ioapic_id, ire.trigger, vcpu, vector, &entry); + + if (status != HV_STATUS_SUCCESS) { + pr_err("%s: map hypercall failed, status %d\n", __func__, status); + return -1; + } + + /* Update the entry in mp_chip_data. It is used in other places. */ + mp_data->entry = *(struct IO_APIC_route_entry *)&entry.ioapic_rte; + + /* Sync polarity -- Hyper-V's returned polarity is always 0... */ + mp_data->entry.polarity = ire.polarity; + + eu.w1 = entry.ioapic_rte.low_uint32; + eu.w2 = entry.ioapic_rte.high_uint32; + ioapic_write_entry(ioapic, ioapic_pin, eu.entry); + + return 0; +} + +static void hv_ioapic_mask_irq(struct irq_data *data) +{ + mask_ioapic_irq(data); +} + +static void hv_ioapic_unmask_irq(struct irq_data *data) +{ + unmask_ioapic_irq(data); +} + +static int hv_ioapic_set_affinity(struct irq_data *data, + const struct cpumask *mask, bool force) +{ + /* + * We only update the affinity mask here. Programming the hardware is + * done in irq_startup. + */ + return ioapic_set_affinity(data, mask, force); +} + +void hv_ioapic_ack_level(struct irq_data *irq_data) +{ + /* + * Per email exchange with Hyper-V team, all is needed is write to + * LAPIC's EOI register. They don't support directed EOI to IO-APIC. + * Hyper-V handles it for us. + */ + apic_ack_irq(irq_data); +} + +struct irq_chip hv_ioapic_chip __read_mostly = { + .name = "HV-IO-APIC", + .irq_startup = hv_ioapic_startup_irq, + .irq_mask = hv_ioapic_mask_irq, + .irq_unmask = hv_ioapic_unmask_irq, + .irq_ack = irq_chip_ack_parent, + .irq_eoi = hv_ioapic_ack_level, + .irq_set_affinity = hv_ioapic_set_affinity, + .irq_retrigger = irq_chip_retrigger_hierarchy, + .irq_get_irqchip_state = ioapic_irq_get_chip_state, + .flags = IRQCHIP_SKIP_SET_WAKE, +}; + + +int (*native_acpi_register_gsi)(struct device *dev, u32 gsi, int trigger, int polarity); +void (*native_acpi_unregister_gsi)(u32 gsi); + +int hv_acpi_register_gsi(struct device *dev, u32 gsi, int trigger, int polarity) +{ + int irq = gsi; + +#ifdef CONFIG_X86_IO_APIC + irq = native_acpi_register_gsi(dev, gsi, trigger, polarity); + if (irq < 0) { + pr_err("native_acpi_register_gsi failed %d\n", irq); + return irq; + } + + if (trigger) { + irq_set_status_flags(irq, IRQ_LEVEL); + irq_set_chip_and_handler_name(irq, &hv_ioapic_chip, + handle_fasteoi_irq, "ioapic-fasteoi"); + } else { + irq_clear_status_flags(irq, IRQ_LEVEL); + irq_set_chip_and_handler_name(irq, &hv_ioapic_chip, + handle_edge_irq, "ioapic-edge"); + } +#endif + return irq; +} + +void hv_acpi_unregister_gsi(u32 gsi) +{ +#ifdef CONFIG_X86_IO_APIC + (void)hv_unmap_ioapic_interrupt(gsi); + native_acpi_unregister_gsi(gsi); +#endif +} -- 2.20.1