Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp932778pxb; Thu, 5 Nov 2020 17:48:43 -0800 (PST) X-Google-Smtp-Source: ABdhPJzgXbe9lo4facbHflmoWaOYxqYj2pnSHTqPEGvFHiIVHcgeSZduh7fFOdKosyzXuBaVdEPx X-Received: by 2002:aa7:c508:: with SMTP id o8mr5688822edq.339.1604627323038; Thu, 05 Nov 2020 17:48:43 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1604627323; cv=none; d=google.com; s=arc-20160816; b=KH9rAW7DNbpPeoBFrLjpo+Ybc75ysfVpvljNGcYag5MHazVnmrOpwtcX1Aagcw32oF B1JpM/ZZboXmIUJASCNh8Trg8n02ZruHL3f/45OdLqEV8BzYXt0v0ELVBe8IG/CB9RU4 vsFuAfJpy2yhnIwLng5S5oLpvfNzoD+EVWnO0EJy8el+zR4nvZgkXv9m/u+XX5R3u2gT 87z6DFvuyO70OM/KvhgPUkb0me8NTGnvhlLNWK9+wY+ISB5MgEdMrl4YeBZkHz6SVkS3 iTYWs+GH79atsE9k0HoYIIUwsR7rMCpt2KtSXUjnfVtR2eZ7trd6FUeGBm/NBjDumyhb ET0g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=9pYa/npzkxFmRSZ5LTLij8d+0Umk6ois4pnm4vkUzXU=; b=rvkg3X2VuAxJVaiNAkJDrtYKmL+5YrTLtYbCJY6ozmN4TYfzgEctCj+akf0di91apU PsHr+kZcvX0Au5XV3jv8n0lp/jdmlmrWUEjE1DjvVh/lZLwuvbLL/NyJSmeIKS0z6PRi 15feKiaDkTlARm0NLe2IIXGs0h2sU8TB6tD622qqB6GVr68C1aiNy30ri25vfIyVWa0N PR0RFMS3lqH+APR+ddZwf5U2ozplzQJTALCs9Uneb9tlGErB/vsdIZ3mQdAmx2Y0ZUTP CzRd2mDBgjFgcSUtO8I/ubY6o5NenBxxlOgi7i+C+K/fiZLZ228778UxC2FH2znL7WIL 6J+g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=BIYvOHxS; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bl4si2784436ejb.79.2020.11.05.17.48.20; Thu, 05 Nov 2020 17:48:43 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=BIYvOHxS; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387447AbgKFBoR (ORCPT + 99 others); Thu, 5 Nov 2020 20:44:17 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37244 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730906AbgKFBoR (ORCPT ); Thu, 5 Nov 2020 20:44:17 -0500 Received: from mail-pg1-x529.google.com (mail-pg1-x529.google.com [IPv6:2607:f8b0:4864:20::529]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A233AC0613CF for ; Thu, 5 Nov 2020 17:44:16 -0800 (PST) Received: by mail-pg1-x529.google.com with SMTP id i26so2700062pgl.5 for ; Thu, 05 Nov 2020 17:44:16 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=9pYa/npzkxFmRSZ5LTLij8d+0Umk6ois4pnm4vkUzXU=; b=BIYvOHxSTN/OKJq5xzyKk6Uyfh0N5tEULAszHIo9LOeueYCk4WhXHFHgay9P4ow83Z hnP7FG2Z4Wn/Eq5f/upJNkB8SIpdwwlHVK5ynfpHgZoio2bJHoe7OZDAScMdADeHJJ/z IQ5jtWSCu2DWaHalnYdNSgYklVOTMPtrReZRI3hs89IKo/sV3j7iflkdgHpFZJ+tlLfd iSQHQ8hPDL+4z2uOjbPxfZzpsPJ4ypjsd3iIW+0kh3nmefY6Xp5p25kV9RyX1K18et6n 0outVedpqo4BicCav7aME7ZBQ4efCfzrh2HePvaynRNv8cVR5xfx0iFE04WXVD6mGTo9 95Yw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=9pYa/npzkxFmRSZ5LTLij8d+0Umk6ois4pnm4vkUzXU=; b=nMH1Di1jioyWPlDJR2rq+lrOwVDPZW9VZrOvsgv2kMcOjPPjUCCl8EqEBwHUyWGqUg XKDyMIBbmM/3GOEXdhppeJ1feiBmj7DpFQ7xKM8C2voJ4kOPOQnJPMBmcG5Dpur2QnUl lJt4eSCGlrm2Kan2SSkuNG5lD5Km5/Dyb2xAgphquUKnaaxjKX4H4zRA15hNMh6A63qs txAenASEbNge43CstfGuNmVKEpnh5H0r9RU1VW45SqoF50Ul3bC43vvjFO6D5h5H1wFY TDEx1sHq5koaQ0GT8cBO9WxjJ6LX+KFbsuKQ7xiWf6w/MSwyR/saKpU8ch8As/oXgjxA 5QvQ== X-Gm-Message-State: AOAM53207oL/rVnZVAEg83sHpYiq6tFP3HnSsqOom//YMdvb/i8OxLPe s8Yx2iZlv5xvGSe46XW+Xg0EJw== X-Received: by 2002:a63:b5f:: with SMTP id a31mr4844101pgl.197.1604627056221; Thu, 05 Nov 2020 17:44:16 -0800 (PST) Received: from localhost ([2400:8904::f03c:91ff:fe8a:adf7]) by smtp.gmail.com with ESMTPSA id b16sm3891110pju.16.2020.11.05.17.44.15 (version=TLS1_2 cipher=ECDHE-ECDSA-CHACHA20-POLY1305 bits=256/256); Thu, 05 Nov 2020 17:44:15 -0800 (PST) From: Leo Yan To: Arnaldo Carvalho de Melo , Andre Przywara , Dave Martin , James Clark , Peter Zijlstra , Ingo Molnar , Mark Rutland , Alexander Shishkin , Jiri Olsa , Namhyung Kim , Al Grant , Wei Li , linux-kernel@vger.kernel.org Cc: Leo Yan Subject: [PATCH v7 22/22] perf arm-spe: Add support for ARMv8.3-SPE Date: Fri, 6 Nov 2020 09:41:36 +0800 Message-Id: <20201106014136.14103-23-leo.yan@linaro.org> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201106014136.14103-1-leo.yan@linaro.org> References: <20201106014136.14103-1-leo.yan@linaro.org> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Wei Li This patch is to support Armv8.3 extension for SPE, it adds alignment field in the Events packet and it supports the Scalable Vector Extension (SVE) for Operation packet and Events packet with two additions: - The vector length for SVE operations in the Operation Type packet; - The incomplete predicate and empty predicate fields in the Events packet. Signed-off-by: Wei Li Signed-off-by: Leo Yan Reviewed-by: Andre Przywara --- .../arm-spe-decoder/arm-spe-pkt-decoder.c | 36 +++++++++++++++++-- .../arm-spe-decoder/arm-spe-pkt-decoder.h | 16 +++++++++ 2 files changed, 50 insertions(+), 2 deletions(-) diff --git a/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.c b/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.c index 4744048478ca..7b77b9bc1f08 100644 --- a/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.c +++ b/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.c @@ -317,6 +317,12 @@ static int arm_spe_pkt_desc_event(const struct arm_spe_pkt *packet, arm_spe_pkt_snprintf(&err, &buf, &buf_len, " LLC-REFILL"); if (payload & BIT(EV_REMOTE_ACCESS)) arm_spe_pkt_snprintf(&err, &buf, &buf_len, " REMOTE-ACCESS"); + if (payload & BIT(EV_ALIGNMENT)) + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " ALIGNMENT"); + if (payload & BIT(EV_PARTIAL_PREDICATE)) + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " SVE-PARTIAL-PRED"); + if (payload & BIT(EV_EMPTY_PREDICATE)) + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " SVE-EMPTY-PRED"); return err; } @@ -329,8 +335,23 @@ static int arm_spe_pkt_desc_op_type(const struct arm_spe_pkt *packet, switch (packet->index) { case SPE_OP_PKT_HDR_CLASS_OTHER: - arm_spe_pkt_snprintf(&err, &buf, &buf_len, - payload & SPE_OP_PKT_COND ? "COND-SELECT" : "INSN-OTHER"); + if (SPE_OP_PKT_IS_OTHER_SVE_OP(payload)) { + arm_spe_pkt_snprintf(&err, &buf, &buf_len, "SVE-OTHER"); + + /* SVE effective vector length */ + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " EVLEN %d", + SPE_OP_PKG_SVE_EVL(payload)); + + if (payload & SPE_OP_PKT_SVE_FP) + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " FP"); + if (payload & SPE_OP_PKT_SVE_PRED) + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " PRED"); + } else { + arm_spe_pkt_snprintf(&err, &buf, &buf_len, "OTHER"); + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " %s", + payload & SPE_OP_PKT_COND ? + "COND-SELECT" : "INSN-OTHER"); + } break; case SPE_OP_PKT_HDR_CLASS_LD_ST_ATOMIC: arm_spe_pkt_snprintf(&err, &buf, &buf_len, @@ -361,6 +382,17 @@ static int arm_spe_pkt_desc_op_type(const struct arm_spe_pkt *packet, default: break; } + + if (SPE_OP_PKT_IS_LDST_SVE(payload)) { + /* SVE effective vector length */ + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " EVLEN %d", + SPE_OP_PKG_SVE_EVL(payload)); + + if (payload & SPE_OP_PKT_SVE_PRED) + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " PRED"); + if (payload & SPE_OP_PKT_SVE_SG) + arm_spe_pkt_snprintf(&err, &buf, &buf_len, " SG"); + } break; case SPE_OP_PKT_HDR_CLASS_BR_ERET: arm_spe_pkt_snprintf(&err, &buf, &buf_len, "B"); diff --git a/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.h b/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.h index 1ad14885c2a1..9b970e7bf1e2 100644 --- a/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.h +++ b/tools/perf/util/arm-spe-decoder/arm-spe-pkt-decoder.h @@ -113,6 +113,8 @@ enum arm_spe_events { #define SPE_OP_PKT_HDR_CLASS_LD_ST_ATOMIC 0x1 #define SPE_OP_PKT_HDR_CLASS_BR_ERET 0x2 +#define SPE_OP_PKT_IS_OTHER_SVE_OP(v) (((v) & (BIT(7) | BIT(3) | BIT(0))) == 0x8) + #define SPE_OP_PKT_COND BIT(0) #define SPE_OP_PKT_LDST_SUBCLASS_GET(v) ((v) & GENMASK_ULL(7, 1)) @@ -128,6 +130,20 @@ enum arm_spe_events { #define SPE_OP_PKT_AT BIT(2) #define SPE_OP_PKT_ST BIT(0) +#define SPE_OP_PKT_IS_LDST_SVE(v) (((v) & (BIT(3) | BIT(1))) == 0x8) + +#define SPE_OP_PKT_SVE_SG BIT(7) +/* + * SVE effective vector length (EVL) is stored in byte 0 bits [6:4]; + * the length is rounded up to a power of two and use 32 as one step, + * so EVL calculation is: + * + * 32 * (2 ^ bits [6:4]) = 32 << (bits [6:4]) + */ +#define SPE_OP_PKG_SVE_EVL(v) (32 << (((v) & GENMASK_ULL(6, 4)) >> 4)) +#define SPE_OP_PKT_SVE_PRED BIT(2) +#define SPE_OP_PKT_SVE_FP BIT(1) + #define SPE_OP_PKT_IS_INDIRECT_BRANCH(v) (((v) & GENMASK_ULL(7, 1)) == 0x2) const char *arm_spe_pkt_name(enum arm_spe_pkt_type); -- 2.17.1