Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp3135017pxb; Mon, 9 Nov 2020 03:38:47 -0800 (PST) X-Google-Smtp-Source: ABdhPJwbWxUmAi+ld9iAfJbIIW8LI+u90R0lWOh8CC0/K7MebysP4sTZN6oHneiU09whj5bx5CfI X-Received: by 2002:a05:6402:12c1:: with SMTP id k1mr15002581edx.76.1604921927251; Mon, 09 Nov 2020 03:38:47 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1604921927; cv=pass; d=google.com; s=arc-20160816; b=NCHH+i+i17VOInAE3T0HDYwN1Szuvlb7ToOWkXUJUyyUJYLLwTPvgiLr/fC1I0luaN qFvIK3gyZGtmSc04+NiFhrYsdyr7JROaZ1sWpVcZBF354uOKs4pLn8PB6XwYg1Nkf8av VEYAISx/6ydqLK+d374o/jDFyCEws7TEOxrJWhGLhZ3kLBPQAlyHdPcCS7TNjkV8t4ox CFvOBDGaAH26r1UkjqVcj90DN/1kJaBemanw243oRmNUo3Vw+J3b5ZDc6vl+U9gNRRjC PnrvinrjQSU2oXyNzoGdh/GTnf+wSbicIRnhoIiiEodKirdPwHv+Ul81Ac1MfuP9oU4O 811g== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:wdcipoutbound:mime-version :content-transfer-encoding:message-id:date:subject:cc:to:from :dkim-signature:ironport-sdr:dkim-signature; bh=pyNOF1VmUl8HBD98rW65in+JUnc9nyt4UEXnkFo6uG4=; b=uj5VS7UI9y5b1iK7qBlLebM5mLZ6xkRzQmlxL4onHyWdd5Qg8xW5x2o0WozY7ePKIf sDJtbZa49sbSGwWitNmt+8gkHpuSNl+Ae0Ke0wtoos/aZBMCX2xJZfhieoqfGfwIhKxd BoH79HjmBV6cbnukE2QYREVHXpCulCiLCw/pF4tHB9CJB/rLGGcpmOdFizXv5q9rK57r ITqoHHJqPaR/jUFLvA8XStjt90rpePq3WchkZHAnf2P4wxrakbTscMUw5UFlqh/WwHvB CuONvl1al4qHw7v0d8h3WLNFL+UJrNpwdjpHbgbJpRcMzKblOX5o/hGIuNeXtYZJlwOq oZzg== ARC-Authentication-Results: i=2; mx.google.com; dkim=fail header.i=@wdc.com header.s=dkim.wdc.com header.b=W2ywac5R; dkim=pass header.i=@sharedspace.onmicrosoft.com header.s=selector2-sharedspace-onmicrosoft-com header.b=NOc7+pQi; arc=pass (i=1 spf=pass spfdomain=wdc.com dkim=pass dkdomain=wdc.com dmarc=pass fromdomain=wdc.com); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=wdc.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ca28si5901824edb.409.2020.11.09.03.38.24; Mon, 09 Nov 2020 03:38:47 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@wdc.com header.s=dkim.wdc.com header.b=W2ywac5R; dkim=pass header.i=@sharedspace.onmicrosoft.com header.s=selector2-sharedspace-onmicrosoft-com header.b=NOc7+pQi; arc=pass (i=1 spf=pass spfdomain=wdc.com dkim=pass dkdomain=wdc.com dmarc=pass fromdomain=wdc.com); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=wdc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729764AbgKILdj (ORCPT + 99 others); Mon, 9 Nov 2020 06:33:39 -0500 Received: from esa4.hgst.iphmx.com ([216.71.154.42]:1326 "EHLO esa4.hgst.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729802AbgKILdg (ORCPT ); Mon, 9 Nov 2020 06:33:36 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=wdc.com; i=@wdc.com; q=dns/txt; s=dkim.wdc.com; t=1604921613; x=1636457613; h=from:to:cc:subject:date:message-id: content-transfer-encoding:mime-version; bh=3Ak/ftzQ672FjrPdWl/9EEILfkX/y6YcGgM73Baq3Bc=; b=W2ywac5RcjN27mEGy0BYgRMhazmR76uGLlZAByYbyQEmLd36/Mr9ZkX7 /zNpEUc6KbQS2573iAZHcSIzVtAbXUuO4qvXb3+JlXd3g+xcR9hM1F2Zy gL4W3RiUzQPreFQUCzHWBnrVEnOXOVGK+HITVgVgBJJlfNqmMDxEkY0zL 6R0tgTnTd/qsEVBOlkFm7fwqmmKZYAT6aAKaxtUe5bCwm8ig0wYVbVvye A+F4/r0g9/jxGcM9vZKGIBeafWScS55nHHen+se+6ftnxMaGs9NRMLNIK 4burIS1MQSGMRYSP49aAMaFik/xUCN5E+a0HU83/q8n0HQ1wbdNc0zFwc Q==; IronPort-SDR: 2v96CyTRYfDyQ8bmRONbnZSHq83aB5nPkh1alNAO8ev9V/YZE1bFNb5BxWTfiobiKaJbkvDfho n6hp99IhTbiy9rAIR0QWtvV+2Y+NvpkhD4N4ina2qoVflUxePTiIR95s5h0qipt0o2K/qUEC6K ZlkKUwF5QUkN5M/roAJ0JPnt1ckaWlrCjTiIKWXoiV7vKxW2xaIyoC+F3SHym4KgXM/KOyScr+ ryxHKcJJiekQJc2kiWU/Qkxy2JhgasR2e2VQXAfIYBzM3lRoZpVEzYvaKdKorjVaxSxP7caBO0 nQA= X-IronPort-AV: E=Sophos;i="5.77,463,1596470400"; d="scan'208";a="152080997" Received: from mail-co1nam11lp2177.outbound.protection.outlook.com (HELO NAM11-CO1-obe.outbound.protection.outlook.com) ([104.47.56.177]) by ob1.hgst.iphmx.com with ESMTP; 09 Nov 2020 19:33:32 +0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=ShtccP0GOWCvKcjdKXdewlcq0lP6hRL59hZNNNfEKPXKgXLk/h6ovJyv6kaJkElSukfUFW6SrrMGPoHVADkT1EH3eYL2aJQm+cMSAmtp9/SI+jdLs7UjC/o1MXBbftPNiH+bKzqHiPgEJz+kqZEIfRJdibgm+b3X7Dl2LW8Qbboj3S9UnKO4FJf690YR0MkcHKyQAEF8FuakMN7av//BWD8A5d//bR5WGcMFTjxKwIbePWXCtNB4/7yac+bVOdSkt6XgtZRShiMEv1YPVrOu8nzp7T/emdCi0iVvQdscmxeBdpmCbFGqp+w2Pg+WF4fYpP2PxOuB2IGjb8wHdfQ9sQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=pyNOF1VmUl8HBD98rW65in+JUnc9nyt4UEXnkFo6uG4=; b=JZ9TXLIdu8xzkq6wJMX8MkqgcscDIsnNJMdace+kIYFNYd5Cd/tANmtctuWZYngoHNlJ78tCuDZuEvXvgIeGzCAtS2D0m/NjkPU9q+WRb1bbPkeC5jKzUFG4p+GQ5nm/RVtNuTbu4DgW3t+q5YvA1qc4+vp0SUzKCJRSvqgXUi1wFY8SJ07sC+fOtkr23HZA80qpdg+Bd96gz6K5obqtZkQUMJVBwUo7eM4ALpzfiuyco6CrtqC+dBQvmJxeWnWpAXyP35DiZdGls9tlu2nH+GEHuWguFJA1+k1gMAkl3jLYUR0DFb+59rdpCcB4i6Hq7vPYTn/6Pi9Vfck6wdRhFg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=wdc.com; dmarc=pass action=none header.from=wdc.com; dkim=pass header.d=wdc.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sharedspace.onmicrosoft.com; s=selector2-sharedspace-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=pyNOF1VmUl8HBD98rW65in+JUnc9nyt4UEXnkFo6uG4=; b=NOc7+pQiUFg6q9My+Qu1Q0U1YruBpmZI3K9cWzVl2NG84DnU5QiwYyLWPSvtKlliQEWdK8VaDAdRuf6FEwJqh+82cwrMr4OuhleGwvu2cPUvp2axZH65/z5N99MRKKwLuRyCH3k3mmQCDsV2zwEFuKGW7v8OprZdrAxa2XfherU= Authentication-Results: dabbelt.com; dkim=none (message not signed) header.d=none;dabbelt.com; dmarc=none action=none header.from=wdc.com; Received: from DM6PR04MB6201.namprd04.prod.outlook.com (2603:10b6:5:127::32) by DM5PR0401MB3510.namprd04.prod.outlook.com (2603:10b6:4:7e::28) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.3541.21; Mon, 9 Nov 2020 11:33:31 +0000 Received: from DM6PR04MB6201.namprd04.prod.outlook.com ([fe80::d035:e2c6:c11:51dd]) by DM6PR04MB6201.namprd04.prod.outlook.com ([fe80::d035:e2c6:c11:51dd%6]) with mapi id 15.20.3541.025; Mon, 9 Nov 2020 11:33:31 +0000 From: Anup Patel To: Palmer Dabbelt , Palmer Dabbelt , Paul Walmsley , Albert Ou , Paolo Bonzini Cc: Alexander Graf , Atish Patra , Alistair Francis , Damien Le Moal , Anup Patel , kvm@vger.kernel.org, kvm-riscv@lists.infradead.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, Anup Patel Subject: [PATCH v15 00/17] KVM RISC-V Support Date: Mon, 9 Nov 2020 17:02:23 +0530 Message-Id: <20201109113240.3733496-1-anup.patel@wdc.com> X-Mailer: git-send-email 2.25.1 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Originating-IP: [122.171.188.68] X-ClientProxiedBy: MAXPR01CA0099.INDPRD01.PROD.OUTLOOK.COM (2603:1096:a00:5d::17) To DM6PR04MB6201.namprd04.prod.outlook.com (2603:10b6:5:127::32) MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 Received: from wdc.com (122.171.188.68) by MAXPR01CA0099.INDPRD01.PROD.OUTLOOK.COM (2603:1096:a00:5d::17) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.3541.21 via Frontend Transport; Mon, 9 Nov 2020 11:33:26 +0000 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-HT: Tenant X-MS-Office365-Filtering-Correlation-Id: 40a1c959-55a8-4e03-59cf-08d884a348a3 X-MS-TrafficTypeDiagnostic: DM5PR0401MB3510: X-MS-Exchange-Transport-Forked: True X-Microsoft-Antispam-PRVS: WDCIPOUTBOUND: EOP-TRUE X-MS-Oob-TLC-OOBClassifiers: OLM:79; X-MS-Exchange-SenderADCheck: 1 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: eQJTWv5508sAYzp59Nhevxwq87Zj/3aRwzq+9X360jjFL/F/0XKmyQ0Ge2ucTYEMcUectUoB5Xvag0BIo+oyiJr3KyNtuoZIMTQ5jsGWnUCZIeQOBiMw8uokG1KYmfs09w00loLk76BmfLx6yz/Q7Sxg6VNYjSr3X/wfb2RP2hsdxNuDnATUPgADXz/9pzEn/buFdBbqCroCH8oxjhGfUK/5/wu5tM2cyJptQ/5oEMThm7lRHOuAzhkf02GxeegsAd8kFztuUsDXH54GDPW5b8IPlQ60bnSr3abGV3NTcHtWFfRLzkBeYgY5zqNn+OZrHkOsoXCAXt4+j3WeA3foYF8DglADtsQZXtXQS94J9kUA4h4SUIpfAXHQVB/NfRwb9rs4yqUN9whmducBCsxrYOvTo1R1RRZm0bQoZ0Cc850DWc1KrPXyZCdLbS7oGIOO/CVmJDaba4JH+Y2QCwkMpg== X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:DM6PR04MB6201.namprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(4636009)(346002)(136003)(376002)(39860400002)(396003)(366004)(478600001)(110136005)(316002)(83380400001)(54906003)(86362001)(26005)(186003)(16526019)(36756003)(5660300002)(2616005)(956004)(2906002)(8886007)(44832011)(66946007)(66556008)(66476007)(6666004)(7416002)(966005)(8936002)(30864003)(1076003)(4326008)(52116002)(7696005)(55016002)(8676002)(42580500001);DIR:OUT;SFP:1102; X-MS-Exchange-AntiSpam-MessageData: 8LKKEWDbs5fI+ml/HfbUWeeCxWbbl7dh/XCprrICa8Yzg2GtnxqfGj4iXDXs8Gv/ma+1mmpO8dAx3GQINGfWpV/kjOWUMj//oMaVmJXXf+/wL0qct43qsM47SB+G8s6zojV6fKh94MASuB/ZZCveYdqAi9G1x+mlyYLpsuYtNHdsv9+pKE/vKpTudQpyaPvYh8AzCWVl4N2duWQmJ/c0GGnmmInlH3F3TmXgq44wqG03V9T5AylWIzZOuQ1upcP/RBdWFe54j9mDMSoBCPkZJLch0DskEpdKjBkuKUNk1qTapYtsJyma6ut0bXN3jIbOjY4Jpn96M816kZI9Z/J2/ZSO8alDgfOt+XzClYO0PRmkVQIpgfgvgc4BxuBXzk7xHwR7tT513eo7oz2eoQJx5if2arpbLrxKZ/RC2lL6HKTIjX2MEhvUxXPJ3odneNcXICmoH28I4dEpZ1P3mM2uf7nPK9hb7psU0p2j7axiHAAZIn1t9sSm61ti8tX4HRAX9/16/ZQMNB6ueysihHozcDSDCTREKNcU6O+qUPaoRq9U5l568If8zj90eVyee9IC9UOAyLng48fW7UMquQSk1s20aQA7zhV2IoZ1cjC5OnUOW52lOO16XXH6D1NmJBgSBRSkZvqeSbJcDGd8g/NvVg== X-OriginatorOrg: wdc.com X-MS-Exchange-CrossTenant-Network-Message-Id: 40a1c959-55a8-4e03-59cf-08d884a348a3 X-MS-Exchange-CrossTenant-AuthSource: DM6PR04MB6201.namprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Nov 2020 11:33:31.1392 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: b61c8803-16f3-4c35-9b17-6f65f441df86 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: LMB8v7KZDCyqabPpCi5R1aF8ltgmSx28dOq1b/X5o1DrmUuKrj8ZKQrCaD1MQ0sUnHPWvotwsGtenpxIG0p0Wg== X-MS-Exchange-Transport-CrossTenantHeadersStamped: DM5PR0401MB3510 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This series adds initial KVM RISC-V support. Currently, we are able to boot Linux on RV64/RV32 Guest with multiple VCPUs. Key aspects of KVM RISC-V added by this series are: 1. No RISC-V specific KVM IOCTL 2. Minimal possible KVM world-switch which touches only GPRs and few CSRs 3. Both RV64 and RV32 host supported 4. Full Guest/VM switch is done via vcpu_get/vcpu_put infrastructure 5. KVM ONE_REG interface for VCPU register access from user-space 6. PLIC emulation is done in user-space 7. Timer and IPI emuation is done in-kernel 8. Both Sv39x4 and Sv48x4 supported for RV64 host 9. MMU notifiers supported 10. Generic dirtylog supported 11. FP lazy save/restore supported 12. SBI v0.1 emulation for KVM Guest available 13. Forward unhandled SBI calls to KVM userspace 14. Hugepage support for Guest/VM 15. IOEVENTFD support for Vhost Here's a brief TODO list which we will work upon after this series: 1. SBI v0.2 emulation in-kernel 2. SBI v0.2 hart state management emulation in-kernel 3. In-kernel PLIC emulation 4. ..... and more ..... This series can be found in riscv_kvm_v15 branch at: https//github.com/avpatel/linux.git Our work-in-progress KVMTOOL RISC-V port can be found in riscv_v5 branch at: https//github.com/avpatel/kvmtool.git The QEMU RISC-V hypervisor emulation is done by Alistair and is available in master branch at: https://git.qemu.org/git/qemu.git To play around with KVM RISC-V, refer KVM RISC-V wiki at: https://github.com/kvm-riscv/howto/wiki https://github.com/kvm-riscv/howto/wiki/KVM-RISCV64-on-QEMU https://github.com/kvm-riscv/howto/wiki/KVM-RISCV64-on-Spike Changes since v14: - Rebased on Linux-5.10-rc3 - Fixed Stage2 (G-stage) PDG allocation to ensure it is 16KB aligned Changes since v13: - Rebased on Linux-5.9-rc3 - Fixed kvm_riscv_vcpu_set_reg_csr() for SIP updation in PATCH5 - Fixed instruction length computation in PATCH7 - Added ioeventfd support in PATCH7 - Ensure HSTATUS.SPVP is set to correct value before using HLV/HSV intructions in PATCH7 - Fixed stage2_map_page() to set PTE 'A' and 'D' bits correctly in PATCH10 - Added stage2 dirty page logging in PATCH10 - Allow KVM user-space to SET/GET SCOUNTER CSR in PATCH5 - Save/restore SCOUNTEREN in PATCH6 - Reduced quite a few instructions for __kvm_riscv_switch_to() by using CSR swap instruction in PATCH6 - Detect and use Sv48x4 when available in PATCH10 Changes since v12: - Rebased patches on Linux-5.8-rc4 - By default enable all counters in HCOUNTEREN - RISC-V H-Extension v0.6.1 spec support Changes since v11: - Rebased patches on Linux-5.7-rc3 - Fixed typo in typecast of stage2_map_size define - Introduced struct kvm_cpu_trap to represent trap details and use it as function parameter wherever applicable - Pass memslot to kvm_riscv_stage2_map() for supporing dirty page logging in future - RISC-V H-Extension v0.6 spec support - Send-out first three patches as separate series so that it can be taken by Palmer for Linux RISC-V Changes since v10: - Rebased patches on Linux-5.6-rc5 - Reduce RISCV_ISA_EXT_MAX from 256 to 64 - Separate PATCH for removing N-extension related defines - Added comments as requested by Palmer - Fixed HIDELEG CSR programming Changes since v9: - Rebased patches on Linux-5.5-rc3 - Squash PATCH19 and PATCH20 into PATCH5 - Squash PATCH18 into PATCH11 - Squash PATCH17 into PATCH16 - Added ONE_REG interface for VCPU timer in PATCH13 - Use HTIMEDELTA for VCPU timer in PATCH13 - Updated KVM RISC-V mailing list in MAINTAINERS entry - Update KVM kconfig option to depend on RISCV_SBI and MMU - Check for SBI v0.2 and SBI v0.2 RFENCE extension at boot-time - Use SBI v0.2 RFENCE extension in VMID implementation - Use SBI v0.2 RFENCE extension in Stage2 MMU implementation - Use SBI v0.2 RFENCE extension in SBI implementation - Moved to RISC-V Hypervisor v0.5 draft spec - Updated Documentation/virt/kvm/api.txt for timer ONE_REG interface Changes since v8: - Rebased series on Linux-5.4-rc3 and Atish's SBI v0.2 patches - Use HRTIMER_MODE_REL instead of HRTIMER_MODE_ABS in timer emulation - Fixed kvm_riscv_stage2_map() to handle hugepages - Added patch to forward unhandled SBI calls to user-space - Added patch for iterative/recursive stage2 page table programming - Added patch to remove per-CPU vsip_shadow variable - Added patch to fix race-condition in kvm_riscv_vcpu_sync_interrupts() Changes since v7: - Rebased series on Linux-5.4-rc1 and Atish's SBI v0.2 patches - Removed PATCH1, PATCH3, and PATCH20 because these already merged - Use kernel doc style comments for ISA bitmap functions - Don't parse X, Y, and Z extension in riscv_fill_hwcap() because it will be added in-future - Mark KVM RISC-V kconfig option as EXPERIMENTAL - Typo fix in commit description of PATCH6 of v7 series - Use separate structs for CORE and CSR registers of ONE_REG interface - Explicitly include asm/sbi.h in kvm/vcpu_sbi.c - Removed implicit switch-case fall-through in kvm_riscv_vcpu_exit() - No need to set VSSTATUS.MXR bit in kvm_riscv_vcpu_unpriv_read() - Removed register for instruction length in kvm_riscv_vcpu_unpriv_read() - Added defines for checking/decoding instruction length - Added separate patch to forward unhandled SBI calls to userspace tool Changes since v6: - Rebased patches on Linux-5.3-rc7 - Added "return_handled" in struct kvm_mmio_decode to ensure that kvm_riscv_vcpu_mmio_return() updates SEPC only once - Removed trap_stval parameter from kvm_riscv_vcpu_unpriv_read() - Updated git repo URL in MAINTAINERS entry Changes since v5: - Renamed KVM_REG_RISCV_CONFIG_TIMEBASE register to KVM_REG_RISCV_CONFIG_TBFREQ register in ONE_REG interface - Update SPEC in kvm_riscv_vcpu_mmio_return() for MMIO exits - Use switch case instead of illegal instruction opcode table for simplicity - Improve comments in stage2_remote_tlb_flush() for a potential remote TLB flush optimization - Handle all unsupported SBI calls in default case of kvm_riscv_vcpu_sbi_ecall() function - Fixed kvm_riscv_vcpu_sync_interrupts() for software interrupts - Improved unprivilege reads to handle traps due to Guest stage1 page table - Added separate patch to document RISC-V specific things in Documentation/virt/kvm/api.txt Changes since v4: - Rebased patches on Linux-5.3-rc5 - Added Paolo's Acked-by and Reviewed-by - Updated mailing list in MAINTAINERS entry Changes since v3: - Moved patch for ISA bitmap from KVM prep series to this series - Make vsip_shadow as run-time percpu variable instead of compile-time - Flush Guest TLBs on all Host CPUs whenever we run-out of VMIDs Changes since v2: - Removed references of KVM_REQ_IRQ_PENDING from all patches - Use kvm->srcu within in-kernel KVM run loop - Added percpu vsip_shadow to track last value programmed in VSIP CSR - Added comments about irqs_pending and irqs_pending_mask - Used kvm_arch_vcpu_runnable() in-place-of kvm_riscv_vcpu_has_interrupt() in system_opcode_insn() - Removed unwanted smp_wmb() in kvm_riscv_stage2_vmid_update() - Use kvm_flush_remote_tlbs() in kvm_riscv_stage2_vmid_update() - Use READ_ONCE() in kvm_riscv_stage2_update_hgatp() for vmid Changes since v1: - Fixed compile errors in building KVM RISC-V as module - Removed unused kvm_riscv_halt_guest() and kvm_riscv_resume_guest() - Set KVM_CAP_SYNC_MMU capability only after MMU notifiers are implemented - Made vmid_version as unsigned long instead of atomic - Renamed KVM_REQ_UPDATE_PGTBL to KVM_REQ_UPDATE_HGATP - Renamed kvm_riscv_stage2_update_pgtbl() to kvm_riscv_stage2_update_hgatp() - Configure HIDELEG and HEDELEG in kvm_arch_hardware_enable() - Updated ONE_REG interface for CSR access to user-space - Removed irqs_pending_lock and use atomic bitops instead - Added separate patch for FP ONE_REG interface - Added separate patch for updating MAINTAINERS file Anup Patel (13): RISC-V: Add hypervisor extension related CSR defines RISC-V: Add initial skeletal KVM support RISC-V: KVM: Implement VCPU create, init and destroy functions RISC-V: KVM: Implement VCPU interrupts and requests handling RISC-V: KVM: Implement KVM_GET_ONE_REG/KVM_SET_ONE_REG ioctls RISC-V: KVM: Implement VCPU world-switch RISC-V: KVM: Handle MMIO exits for VCPU RISC-V: KVM: Handle WFI exits for VCPU RISC-V: KVM: Implement VMID allocator RISC-V: KVM: Implement stage2 page table programming RISC-V: KVM: Implement MMU notifiers RISC-V: KVM: Document RISC-V specific parts of KVM API RISC-V: KVM: Add MAINTAINERS entry Atish Patra (4): RISC-V: KVM: Add timer functionality RISC-V: KVM: FP lazy save/restore RISC-V: KVM: Implement ONE REG interface for FP registers RISC-V: KVM: Add SBI v0.1 support Documentation/virt/kvm/api.rst | 193 ++++- MAINTAINERS | 11 + arch/riscv/Kconfig | 1 + arch/riscv/Makefile | 2 + arch/riscv/include/asm/csr.h | 89 ++ arch/riscv/include/asm/kvm_host.h | 279 +++++++ arch/riscv/include/asm/kvm_types.h | 7 + arch/riscv/include/asm/kvm_vcpu_timer.h | 44 + arch/riscv/include/asm/pgtable-bits.h | 1 + arch/riscv/include/uapi/asm/kvm.h | 128 +++ arch/riscv/kernel/asm-offsets.c | 156 ++++ arch/riscv/kvm/Kconfig | 36 + arch/riscv/kvm/Makefile | 15 + arch/riscv/kvm/main.c | 118 +++ arch/riscv/kvm/mmu.c | 860 +++++++++++++++++++ arch/riscv/kvm/tlb.S | 74 ++ arch/riscv/kvm/vcpu.c | 1012 +++++++++++++++++++++++ arch/riscv/kvm/vcpu_exit.c | 701 ++++++++++++++++ arch/riscv/kvm/vcpu_sbi.c | 173 ++++ arch/riscv/kvm/vcpu_switch.S | 400 +++++++++ arch/riscv/kvm/vcpu_timer.c | 225 +++++ arch/riscv/kvm/vm.c | 81 ++ arch/riscv/kvm/vmid.c | 120 +++ drivers/clocksource/timer-riscv.c | 8 + include/clocksource/timer-riscv.h | 16 + include/uapi/linux/kvm.h | 8 + 26 files changed, 4749 insertions(+), 9 deletions(-) create mode 100644 arch/riscv/include/asm/kvm_host.h create mode 100644 arch/riscv/include/asm/kvm_types.h create mode 100644 arch/riscv/include/asm/kvm_vcpu_timer.h create mode 100644 arch/riscv/include/uapi/asm/kvm.h create mode 100644 arch/riscv/kvm/Kconfig create mode 100644 arch/riscv/kvm/Makefile create mode 100644 arch/riscv/kvm/main.c create mode 100644 arch/riscv/kvm/mmu.c create mode 100644 arch/riscv/kvm/tlb.S create mode 100644 arch/riscv/kvm/vcpu.c create mode 100644 arch/riscv/kvm/vcpu_exit.c create mode 100644 arch/riscv/kvm/vcpu_sbi.c create mode 100644 arch/riscv/kvm/vcpu_switch.S create mode 100644 arch/riscv/kvm/vcpu_timer.c create mode 100644 arch/riscv/kvm/vm.c create mode 100644 arch/riscv/kvm/vmid.c create mode 100644 include/clocksource/timer-riscv.h -- 2.25.1