Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp194072pxb; Wed, 11 Nov 2020 00:58:15 -0800 (PST) X-Google-Smtp-Source: ABdhPJynnzDBvv7qO58L/5bktcmu1VCSnAb/9HVS/T7rNvLyqkh5CuTtVqh93Y7askCkP3B4bS8O X-Received: by 2002:a05:6402:1042:: with SMTP id e2mr26124935edu.320.1605085094988; Wed, 11 Nov 2020 00:58:14 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605085094; cv=none; d=google.com; s=arc-20160816; b=G8muBEbz+DmAtu1/QKNx894kxHmYubzRWSrisWQdvJvI4COGZHrT7u7JwnJMCUL12F 8f3Y1micRxSWaJBojbzpYAlPklBn5G6oj/2BhqQrA7B7Ty834HR979OydfTbapUsEHUK isUOsxZa86Zzsl0kg7ZjZprnTy9yAYNNTKYiEij+pN8JSf/gDW0+zctg4HD3/L+k/T62 Am/HrA3ERbR6T5Hu4iIVd4dttOfCAxmLWQ2Vi44WnWF2p4k9sfzEmV2mTwjKjK6OlDhk FQREiJIK/9bcBx7ZO0zc9jvIpun0z9j3VZPKHL0oKUszHd0OrSfexfN06FLpJJwOelI1 DImg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=75g5/U1mAbuFqIyZfYnXLwI6Y6IdOItZunmOtEUd7MA=; b=0iqoptHXiwsAWlM2Is8F88/1ZVpXd6xWirWn0js2LfCzTLbs/bvPOBBahSF37rsSMK qzYqV5hKf66K+VsADtniTCL54502QcJ5vQ6Zd5x3YREgRAJ5xnZstKjKtjMu6M8ESFeK 9VO4vgCs560K4mdeokUUZT3WoNxeL9w6XjFQJP7yE5LdDVc0MkaWBo7vs8NvevAlZf46 nevk7Veaxvuy1ETN68o7pz74N6VtdNU4jk+/GxYVHrOO7UccKnHRFOuM0wC16+EpIwLH uifYmVz2cRm0H0MbaViN0c1Qgrl70t56JimtSOZxPhtcHTQ83z0toZv/w/1X3gEVoyA0 T9dw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z19si997666edx.461.2020.11.11.00.57.52; Wed, 11 Nov 2020 00:58:14 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726236AbgKKIzR (ORCPT + 99 others); Wed, 11 Nov 2020 03:55:17 -0500 Received: from mailgw02.mediatek.com ([210.61.82.184]:48845 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1725986AbgKKIzQ (ORCPT ); Wed, 11 Nov 2020 03:55:16 -0500 X-UUID: 616b040ac8054539bc8df0256bdbf60c-20201111 X-UUID: 616b040ac8054539bc8df0256bdbf60c-20201111 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw02.mediatek.com (envelope-from ) (Cellopoint E-mail Firewall v4.1.14 Build 0819 with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1352437981; Wed, 11 Nov 2020 16:55:09 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 11 Nov 2020 16:55:07 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 11 Nov 2020 16:55:07 +0800 From: Bayi Cheng To: Mark Brown CC: Matthias Brugger , , , , , Ikjoon Jang , Chuanhong Guo , , bayi cheng Subject: [PATCH v1] spi: spi-mtk-nor: add axi clock control for MT8192 spi-nor Date: Wed, 11 Nov 2020 16:55:02 +0800 Message-ID: <1605084902-13151-2-git-send-email-bayi.cheng@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1605084902-13151-1-git-send-email-bayi.cheng@mediatek.com> References: <1605084902-13151-1-git-send-email-bayi.cheng@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: bayi cheng MT8192 spi-nor is an independent sub system, we need extra control axi bus clock for it. Add support for the additional axi clock to allow it to be configured appropriately. Signed-off-by: bayi cheng --- drivers/spi/spi-mtk-nor.c | 16 +++++++++++++++- 1 file changed, 15 insertions(+), 1 deletion(-) diff --git a/drivers/spi/spi-mtk-nor.c b/drivers/spi/spi-mtk-nor.c index b97f26a..bf2d0f9 100644 --- a/drivers/spi/spi-mtk-nor.c +++ b/drivers/spi/spi-mtk-nor.c @@ -103,6 +103,7 @@ struct mtk_nor { dma_addr_t buffer_dma; struct clk *spi_clk; struct clk *ctlr_clk; + struct clk *axi_clk; unsigned int spi_freq; bool wbuf_en; bool has_irq; @@ -672,6 +673,7 @@ static void mtk_nor_disable_clk(struct mtk_nor *sp) { clk_disable_unprepare(sp->spi_clk); clk_disable_unprepare(sp->ctlr_clk); + clk_disable_unprepare(sp->axi_clk); } static int mtk_nor_enable_clk(struct mtk_nor *sp) @@ -688,6 +690,13 @@ static int mtk_nor_enable_clk(struct mtk_nor *sp) return ret; } + ret = clk_prepare_enable(sp->axi_clk); + if (ret) { + clk_disable_unprepare(sp->spi_clk); + clk_disable_unprepare(sp->ctlr_clk); + return ret; + } + return 0; } @@ -746,7 +755,7 @@ static int mtk_nor_probe(struct platform_device *pdev) struct spi_controller *ctlr; struct mtk_nor *sp; void __iomem *base; - struct clk *spi_clk, *ctlr_clk; + struct clk *spi_clk, *ctlr_clk, *axi_clk; int ret, irq; unsigned long dma_bits; @@ -762,6 +771,10 @@ static int mtk_nor_probe(struct platform_device *pdev) if (IS_ERR(ctlr_clk)) return PTR_ERR(ctlr_clk); + axi_clk = devm_clk_get_optional(&pdev->dev, "axi"); + if (IS_ERR(axi_clk)) + return PTR_ERR(axi_clk); + dma_bits = (unsigned long)of_device_get_match_data(&pdev->dev); if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits))) { dev_err(&pdev->dev, "failed to set dma mask(%lu)\n", dma_bits); @@ -794,6 +807,7 @@ static int mtk_nor_probe(struct platform_device *pdev) sp->dev = &pdev->dev; sp->spi_clk = spi_clk; sp->ctlr_clk = ctlr_clk; + sp->axi_clk = axi_clk; sp->high_dma = (dma_bits > 32); sp->buffer = dmam_alloc_coherent(&pdev->dev, MTK_NOR_BOUNCE_BUF_SIZE + MTK_NOR_DMA_ALIGN, -- 1.9.1