Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp263652pxb; Wed, 11 Nov 2020 03:08:42 -0800 (PST) X-Google-Smtp-Source: ABdhPJwKteG7+2AHxqbYNnNAqttRaw0LVuzzKBVjRnxn3UMeDjS87A2+v2tS5bA1aFa2gPUx3gIR X-Received: by 2002:a05:6402:1352:: with SMTP id y18mr4341910edw.378.1605092921986; Wed, 11 Nov 2020 03:08:41 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605092921; cv=none; d=google.com; s=arc-20160816; b=Fu8kaJG4s/hl52p8jr03KKL/fArvbPvVZYDco/GyyV2ai7/8IzKNKL9XAgHRb2wWrw hlEkXs+KaQFNopC8mnSQGSyzitRrUDycvWJfbOLa5KAGY4HzYNOLnIw2T395g+yBK2Eh BKJ/ousridJyQK3qfypms8g/DnmrPWn5H1s8BDmH2w42PSqUkI2PLYEnk76Lc/3g/1md bnyGWW1smwyWTA+BLoplY0Pc70Df+xIvg92HZLPiY4s6vpnl7Wc1O3RgsjD8xh572k8d psSlrSlBAVGGcvIB+da2o5igJrWDOEz6YO3+5h6JA6aDon8ZgwPnoXBKWRC8L0qql+dd ZCwg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=tsV7xVD3Shtth59vKgD5hPFByZvyaEdsuttB0al4K1E=; b=jFXl3xV90g3TezgnFXIEdlHQOyqhagp5Pw/ckQzVxAcJos69y4y+80GFQn6UzrgU0K D08RyYUEHMMhiDdJbtuU7yGy5bLxwYLYsAjy+cAQu8kUzSnepoS2M4cwAl3ucDS7U2U6 LJgXQyV3djet3WCQEBMhwRa6PCKVz809/Pg9DwgEB5xuMMayZfOizkvLONNjzbiOqdls KE0F8WLZYAhPdgKOYYgKNcmx4oo47ioWtL0H4Gs1i75CrziQpPtoMCzRCnU3LOMxygwk ESnSs/fB1YZ7VdYuOwB5PNgfXTzSVPKD7CX6Co3KI6r1TXKA9YkRpOMITT/HsAeXmR6E 6ZNw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=R8rhYgRj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id o18si1078219ejd.107.2020.11.11.03.08.15; Wed, 11 Nov 2020 03:08:41 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=R8rhYgRj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726149AbgKKLEZ (ORCPT + 99 others); Wed, 11 Nov 2020 06:04:25 -0500 Received: from mail.kernel.org ([198.145.29.99]:34852 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725965AbgKKLEY (ORCPT ); Wed, 11 Nov 2020 06:04:24 -0500 Received: from kernel.org (unknown [77.125.7.142]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id B39BE206D9; Wed, 11 Nov 2020 11:04:20 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1605092663; bh=6mVJM7br/AZrziH2MmM8/kLPWqumU6zjuSl8o3JuUB0=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=R8rhYgRjiSA1tpuYygoeNE5zZX3oFBqGlhpqbSKUl/DqSOGPWrtUi81V/c3uP5YeP DOm79S607XeamzxILnW2EvV/DJzA7AI5G6K8FxdVmpZXnJlY4lHqZTHKnstwWD6m27 Et8DC9XEC/sIJGOEzRwVAnM8AhqKgIi4KXrLonjg= Date: Wed, 11 Nov 2020 13:04:16 +0200 From: Mike Rapoport To: Arnd Bergmann Cc: Stefan Agner , Minchan Kim , ngupta@vflare.org, Sergey Senozhatsky , Andrew Morton , sjenning@linux.vnet.ibm.com, gregkh , Arnd Bergmann , Linux-MM , "linux-kernel@vger.kernel.org" Subject: Re: [PATCH] mm/zsmalloc: include sparsemem.h for MAX_PHYSMEM_BITS Message-ID: <20201111110416.GG4758@kernel.org> References: <20201108064659.GD301837@kernel.org> <7782fb694a6b0c500e8f32ecf895b2bf@agner.ch> <20201110095806.GH301837@kernel.org> <20201110162155.GA4758@kernel.org> <20201111102654.GF4758@kernel.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Nov 11, 2020 at 11:57:02AM +0100, Arnd Bergmann wrote: > On Wed, Nov 11, 2020 at 11:26 AM Mike Rapoport wrote: > > > > On Wed, Nov 11, 2020 at 10:33:29AM +0100, Arnd Bergmann wrote: > > > On Tue, Nov 10, 2020 at 5:21 PM Mike Rapoport wrote: > > > > On Tue, Nov 10, 2020 at 12:21:11PM +0100, Arnd Bergmann wrote: > > > > > > > > > > To be on the safe side, we could provoke a compile-time error > > > > > when CONFIG_PHYS_ADDR_T_64BIT is set on a 32-bit > > > > > architecture, but MAX_POSSIBLE_PHYSMEM_BITS is not set. > > > > > > > > Maybe compile time warning and a runtime error in zs_init() if 32 bit > > > > machine has memory above 4G? > > > > > > If the fix is as easy as adding a single line in a header, I think a > > > compile-time > > > error makes it easier, no need to wait for someone to boot a broken > > > system before fixing it. > > > > Not sure it would be as easy as adding a single line in a header for > > MIPS with it's diversity. > > I looked up the architecture, and found: > > - The pre-MIPS32r1 cores only support 32-bit addressing > - octeon selects PHYS_ADDR_T_64BIT but no longer > supports 32-bit kernels > - Alchemy and netlogic (XLR, XLP) have 36-bit addressing > - CONFIG_XPA implies 40-bit addressing Fair enough. A typo below. > We should run it by the MIPS maintainers, but I think this patch > is sufficient: > > --- a/arch/mips/include/asm/pgtable-32.h > +++ b/arch/mips/include/asm/pgtable-32.h > @@ -154,6 +154,7 @@ static inline void pmd_clear(pmd_t *pmdp) > > #if defined(CONFIG_XPA) > > +#define MAX_POSSIBLE_PHYSMEM_BITS 40 > #define pte_pfn(x) (((unsigned long)((x).pte_high >> > _PFN_SHIFT)) | (unsigned long)((x).pte_low << _PAGE_PRESENT_SHIFT)) > static inline pte_t > pfn_pte(unsigned long pfn, pgprot_t prot) > @@ -169,6 +170,7 @@ pfn_pte(unsigned long pfn, pgprot_t prot) > > #elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) > > +#define MAX_POSSIBLE_PHYSMEM_BITS 35 ^ 36 ? > #define pte_pfn(x) ((unsigned long)((x).pte_high >> 6)) > > static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot) > @@ -183,6 +185,7 @@ static inline pte_t pfn_pte(unsigned long pfn, > pgprot_t prot) > > #else > > +#define MAX_POSSIBLE_PHYSMEM_BITS 32 > #ifdef CONFIG_CPU_VR41XX > #define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2))) > #define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | > pgprot_val(prot)) > > Arnd -- Sincerely yours, Mike.