Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp124717pxb; Wed, 11 Nov 2020 22:26:41 -0800 (PST) X-Google-Smtp-Source: ABdhPJyx0H891AVVE3HLO95XZopyLjx3Q8O4PAbzxSeiAuVUqGxD6s7UN2YlKA0iHHMi5G/ZcQ/D X-Received: by 2002:a17:906:4742:: with SMTP id j2mr28243141ejs.247.1605162401678; Wed, 11 Nov 2020 22:26:41 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605162401; cv=none; d=google.com; s=arc-20160816; b=Ux7KmI+7wU3Eus6MBs2Sttuz3tR6jfWIKoI3zWil3h6rrK8OZCkwNDAzaO5Z4tDtKg +/L2FbuxGkpWLMc7S0wq1S/XoVbh0wcGsuxVqU/Np5dwy7IApEZu140+/KbWqOZYUUQR /YuFhUp6Jl+s4Ao7kpRH7/dNytM7Xvrl/gOPWxun2g0IkIh4ZA69LLLlcqbrR6Iy93fN Vsqiekaq9LWi6guKncR7TTPXQ82sPsbhXryFioqxFbndgyqeMm6kZ1SfFIWLaaUHihhw KK/lafEu/tHPo1Y/2b9TPonBIz0zWu65/5hevVPCdtgnTLJDVGLEh/7y0pZPQXJlp219 KPCQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=GRUHfLZxUr6D4/sf9XYOq7AF57RABpiE62KCQoVRY00=; b=Ztw91yYbmQFvHGk7/sAcZ5wu8A2YjTDEw2t2cyAIsvGi7DPUlJQcTqnYWYwlFsYFu6 0G9FgiqIjFyqu6z+RzYwg5rVuq/kjfjE7xEHuyBMdeThIYydz9u79UdygwLwBJdysIQG kR9pxaxmrx9/tEeXdrOWKCSnZPqBSpxzYRyMfbbo/xezZB1eQL7AQ/bGEJJaOp28XeGM LMVgr4HuHZpRVadhPG3yFQqos78ejvmUhgx7KMLfe0ME0Y/qw1nn2t9alkrwtsbqvSBu Bey1uyf0K0C5foJM6dV2Dr1/CBvYtn91ttMfWweFEeKLRCsM4DRyNXOpXEyamf4mGR2i ZP4A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@marvell.com header.s=pfpt0220 header.b=C97jhDr+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=marvell.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f27si3816933ejf.296.2020.11.11.22.26.18; Wed, 11 Nov 2020 22:26:41 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@marvell.com header.s=pfpt0220 header.b=C97jhDr+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=marvell.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726251AbgKLGYm (ORCPT + 99 others); Thu, 12 Nov 2020 01:24:42 -0500 Received: from mx0a-0016f401.pphosted.com ([67.231.148.174]:23614 "EHLO mx0b-0016f401.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726020AbgKLGYj (ORCPT ); Thu, 12 Nov 2020 01:24:39 -0500 Received: from pps.filterd (m0045849.ppops.net [127.0.0.1]) by mx0a-0016f401.pphosted.com (8.16.0.42/8.16.0.42) with SMTP id 0AC6BU0C021932; Wed, 11 Nov 2020 22:24:36 -0800 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=pfpt0220; bh=GRUHfLZxUr6D4/sf9XYOq7AF57RABpiE62KCQoVRY00=; b=C97jhDr+1kjQReE3H/zHbhvocQ4x9kMsVWYg4/EfvNAA+OAniOw3RVG24fx/9uThs0LU gd4VqbeaLcQESioOzb8JYF+T9qkfETup93V/cUWUyYe81ltc22XDkEQBd2lUA9VdEz+l PZVErcVHE3AzDJ5ibWchG1JYbNPDWDpSw7a9FWVRrgPRGiWd2VaoG5H8QxMEHLS+jRL6 9oUuJuFVbZdSWUwFh6j7Dyp8IAsRKOY6KzvAXE/zETxHYssfhf9WdTCPhYL7MP6kQ6Y3 wT3DcPZHEW85vl/M3Ks8Ssw4c6zBqbumNL26VDm/lpRUk1MOTnNyhb4yilcbFHNY/R41 /A== Received: from sc-exch01.marvell.com ([199.233.58.181]) by mx0a-0016f401.pphosted.com with ESMTP id 34nstuasxd-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-SHA384 bits=256 verify=NOT); Wed, 11 Nov 2020 22:24:36 -0800 Received: from SC-EXCH04.marvell.com (10.93.176.84) by SC-EXCH01.marvell.com (10.93.176.81) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 11 Nov 2020 22:24:35 -0800 Received: from DC5-EXCH01.marvell.com (10.69.176.38) by SC-EXCH04.marvell.com (10.93.176.84) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 11 Nov 2020 22:24:35 -0800 Received: from maili.marvell.com (10.69.176.80) by DC5-EXCH01.marvell.com (10.69.176.38) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 11 Nov 2020 22:24:35 -0800 Received: from hyd1soter3.caveonetworks.com (unknown [10.29.37.12]) by maili.marvell.com (Postfix) with ESMTP id 806933F703F; Wed, 11 Nov 2020 22:24:32 -0800 (PST) From: Bhaskara Budiredla To: , , , , CC: , , Subject: [PATCH v1 2/2] mmc:cavium: Add MMC polling method to support kmsg panic/oops write Date: Thu, 12 Nov 2020 11:54:22 +0530 Message-ID: <20201112062422.32212-3-bbudiredla@marvell.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201112062422.32212-1-bbudiredla@marvell.com> References: <20201112062422.32212-1-bbudiredla@marvell.com> MIME-Version: 1.0 Content-Type: text/plain X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.312,18.0.737 definitions=2020-11-11_12:2020-11-10,2020-11-11 signatures=0 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org To enable the writing of panic and oops logs, a Cavium specific MMC polling method is defined and thereby ensure the functioning of mmcpstore. Signed-off-by: Bhaskara Budiredla --- drivers/mmc/host/cavium-thunderx.c | 10 +++++ drivers/mmc/host/cavium.c | 67 ++++++++++++++++++++++++++++++ drivers/mmc/host/cavium.h | 3 ++ 3 files changed, 80 insertions(+) diff --git a/drivers/mmc/host/cavium-thunderx.c b/drivers/mmc/host/cavium-thunderx.c index 76013bbbcff3..efd3422939af 100644 --- a/drivers/mmc/host/cavium-thunderx.c +++ b/drivers/mmc/host/cavium-thunderx.c @@ -19,12 +19,22 @@ static void thunder_mmc_acquire_bus(struct cvm_mmc_host *host) { +#ifdef CONFIG_MMC_PSTORE + if (!host->pstore) + down(&host->mmc_serializer); +#else down(&host->mmc_serializer); +#endif } static void thunder_mmc_release_bus(struct cvm_mmc_host *host) { +#ifdef CONFIG_MMC_PSTORE + if (!host->pstore) + up(&host->mmc_serializer); +#else up(&host->mmc_serializer); +#endif } static void thunder_mmc_int_enable(struct cvm_mmc_host *host, u64 val) diff --git a/drivers/mmc/host/cavium.c b/drivers/mmc/host/cavium.c index c5da3aaee334..8f62f6612ac0 100644 --- a/drivers/mmc/host/cavium.c +++ b/drivers/mmc/host/cavium.c @@ -510,6 +510,66 @@ irqreturn_t cvm_mmc_interrupt(int irq, void *dev_id) return IRQ_RETVAL(emm_int != 0); } +#ifdef CONFIG_MMC_PSTORE +static int cvm_req_completion_poll(struct mmc_host *host, unsigned long msecs) +{ + struct cvm_mmc_slot *slot = mmc_priv(host); + struct cvm_mmc_host *cvm_host = slot->host; + u64 emm_int; + + while (msecs) { + emm_int = readq(cvm_host->base + MIO_EMM_INT(cvm_host)); + + if (emm_int & MIO_EMM_INT_DMA_DONE) + return 0; + else if (emm_int & MIO_EMM_INT_DMA_ERR) + return -EIO; + mdelay(1); + msecs--; + } + + return -ETIMEDOUT; +} + +static void cvm_req_cleanup_pending(struct mmc_host *host) +{ + struct cvm_mmc_slot *slot = mmc_priv(host); + struct cvm_mmc_host *cvm_host = slot->host; + u64 fifo_cfg; + u64 dma_cfg; + u64 emm_int; + + cvm_host->pstore = 1; + + /* Clear pending DMA FIFO queue */ + fifo_cfg = readq(cvm_host->dma_base + MIO_EMM_DMA_FIFO_CFG(cvm_host)); + if (FIELD_GET(MIO_EMM_DMA_FIFO_CFG_COUNT, fifo_cfg)) + writeq(MIO_EMM_DMA_FIFO_CFG_CLR, + cvm_host->dma_base + MIO_EMM_DMA_FIFO_CFG(cvm_host)); + + /* Clear ongoing DMA, if there is any */ + dma_cfg = readq(cvm_host->dma_base + MIO_EMM_DMA_CFG(cvm_host)); + if (dma_cfg & MIO_EMM_DMA_CFG_EN) { + dma_cfg |= MIO_EMM_DMA_CFG_CLR; + writeq(dma_cfg, cvm_host->dma_base + + MIO_EMM_DMA_CFG(cvm_host)); + do { + dma_cfg = readq(cvm_host->dma_base + + MIO_EMM_DMA_CFG(cvm_host)); + } while (dma_cfg & MIO_EMM_DMA_CFG_EN); + } + + /* Clear pending DMA interrupts */ + emm_int = readq(cvm_host->base + MIO_EMM_INT(cvm_host)); + if (emm_int) + writeq(emm_int, cvm_host->base + MIO_EMM_INT(cvm_host)); + + /* Clear prepared and yet to be fired DMA requests */ + cvm_host->current_req = NULL; + cvm_host->dma_active = false; +} +#endif + /* * Program DMA_CFG and if needed DMA_ADR. * Returns 0 on error, DMA address otherwise. @@ -901,6 +961,10 @@ static const struct mmc_host_ops cvm_mmc_ops = { .set_ios = cvm_mmc_set_ios, .get_ro = mmc_gpio_get_ro, .get_cd = mmc_gpio_get_cd, +#ifdef CONFIG_MMC_PSTORE + .req_cleanup_pending = cvm_req_cleanup_pending, + .req_completion_poll = cvm_req_completion_poll, +#endif }; static void cvm_mmc_set_clock(struct cvm_mmc_slot *slot, unsigned int clock) @@ -1058,6 +1122,9 @@ int cvm_mmc_of_slot_probe(struct device *dev, struct cvm_mmc_host *host) slot->bus_id = id; slot->cached_rca = 1; +#ifdef CONFIG_MMC_PSTORE + host->pstore = 0; +#endif host->acquire_bus(host); host->slot[id] = slot; cvm_mmc_switch_to(slot); diff --git a/drivers/mmc/host/cavium.h b/drivers/mmc/host/cavium.h index f3eea5eaa678..b72dea9a81eb 100644 --- a/drivers/mmc/host/cavium.h +++ b/drivers/mmc/host/cavium.h @@ -75,6 +75,9 @@ struct cvm_mmc_host { spinlock_t irq_handler_lock; struct semaphore mmc_serializer; +#ifdef CONFIG_MMC_PSTORE + bool pstore; +#endif struct gpio_desc *global_pwr_gpiod; atomic_t shared_power_users; -- 2.17.1