Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp199705pxb; Thu, 12 Nov 2020 01:09:43 -0800 (PST) X-Google-Smtp-Source: ABdhPJzy1fxMuvuiRlvXaMDkqwuRGE/X8GmANX+B1/7p1j0Nx+tlpA6RZPM5ZThKo0hk5tGLoiYv X-Received: by 2002:a17:906:170f:: with SMTP id c15mr30134436eje.347.1605172183086; Thu, 12 Nov 2020 01:09:43 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605172183; cv=none; d=google.com; s=arc-20160816; b=GGilk87Y5zIcGAOf3pHNzcg7lqCNzx6NO9ob+EDm6bpLlNi59Z7Q8j3OG13AaBdtup N/V0mbSgkaPirYV6AyUtX0juvxs/Zus83Sg5ErTnBhP4uCpM6hdxZ5ffUQltBktqQpH5 ySQ16WVQ8NrItydVnCD2UhX1lApeG0ti/drtaH9tdfuKgqy6TvFB97TSbW8c1Y/E0MrE KlnjoT/BJ3bA6sk+EMVnbIDiNy7qIat5Ag/fBOdwFW68SWBp4biZA63GL/LWJiwRkasB 8gbNU9mf0Fkfcw/l7s7ILGJuojGSeXbg4WSsxepdx0a/6Wzqcd7MznkZ3PRrjCTUONld /6MQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:ironport-sdr:ironport-sdr; bh=aaLm09gwLfGcx9966UcpdhCXNEJFowECUsvh81+0pxg=; b=oETeMW64fKN4uKV2Iycae5ydsTcUWToXSoCsmKVOpVA+oWUlcGQjgq+Oaf0Va8rjo6 Yi+/Jxd4zC9Udr8bOvcPGyBZxJIjW4yeX2UB2fKaislpUhZEUlc2Y4GoeKNQINWj0L3U z61hns0H9j9FV2ClMvMuYWY5K2CAupxrMNmn9g8y0xAdH2yMvi6WrP1naFifopwZHJyK W+m+I1hrQ3DLnhhhY8RG2ES6GJlbl0BqZf7DJddA2sTsT+Jd7gr6Yo+PDPeRSxVzF36s DTzXz5ZoHpXZYOwFRbpvGLiAa+dXsSSx862rAjWxDAPIcwdnvC5b0AktkGP+CsAktom5 Wn/Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id h16si3147547ejd.579.2020.11.12.01.09.20; Thu, 12 Nov 2020 01:09:43 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727899AbgKLJHV (ORCPT + 99 others); Thu, 12 Nov 2020 04:07:21 -0500 Received: from mga11.intel.com ([192.55.52.93]:53006 "EHLO mga11.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727312AbgKLJHM (ORCPT ); Thu, 12 Nov 2020 04:07:12 -0500 IronPort-SDR: nqyKD9bhMhVr4uaayEK1vS4X5NBlwfcK5WR48cQl5GtPd3FMNiOUL/3/Ijz9M8GUVhPfg9Tj7T jytsKqhW9xbA== X-IronPort-AV: E=McAfee;i="6000,8403,9802"; a="166773100" X-IronPort-AV: E=Sophos;i="5.77,471,1596524400"; d="scan'208";a="166773100" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga002.fm.intel.com ([10.253.24.26]) by fmsmga102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 12 Nov 2020 01:06:53 -0800 IronPort-SDR: RWR3wgYKIj4aEGljFs8FxvDuWrqNomjkuTIkh6ZqKQRsqqgVKlpUBruDsT7Dtz8hWDVu7KmJnG LpLuOSJPXgAA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.77,471,1596524400"; d="scan'208";a="360911713" Received: from jsia-hp-z620-workstation.png.intel.com ([10.221.118.135]) by fmsmga002.fm.intel.com with ESMTP; 12 Nov 2020 01:06:51 -0800 From: Sia Jee Heng To: vkoul@kernel.org, Eugeniy.Paltsev@synopsys.com, robh+dt@kernel.org Cc: andriy.shevchenko@linux.intel.com, dmaengine@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: [PATCH v3 11/15] dmaengine: dw-axi-dmac: Add Intel KeemBay DMA register fields Date: Thu, 12 Nov 2020 16:49:49 +0800 Message-Id: <20201112084953.21629-12-jee.heng.sia@intel.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20201112084953.21629-1-jee.heng.sia@intel.com> References: <20201112084953.21629-1-jee.heng.sia@intel.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for Intel KeemBay DMA registers. These registers are required to run data transfer between device to memory and memory to device on Intel KeemBay SoC. Reviewed-by: Andy Shevchenko Signed-off-by: Sia Jee Heng --- drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c | 4 ++++ drivers/dma/dw-axi-dmac/dw-axi-dmac.h | 14 ++++++++++++++ 2 files changed, 18 insertions(+) diff --git a/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c b/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c index d82583e28a99..38786b5157e2 100644 --- a/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c +++ b/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c @@ -1198,6 +1198,10 @@ static int dw_probe(struct platform_device *pdev) if (IS_ERR(chip->regs)) return PTR_ERR(chip->regs); + chip->apb_regs = devm_platform_ioremap_resource(pdev, 1); + if (IS_ERR(chip->apb_regs)) + dev_warn(&pdev->dev, "apb_regs not supported\n"); + chip->core_clk = devm_clk_get(chip->dev, "core-clk"); if (IS_ERR(chip->core_clk)) return PTR_ERR(chip->core_clk); diff --git a/drivers/dma/dw-axi-dmac/dw-axi-dmac.h b/drivers/dma/dw-axi-dmac/dw-axi-dmac.h index bdb66d775125..f64e8d33b127 100644 --- a/drivers/dma/dw-axi-dmac/dw-axi-dmac.h +++ b/drivers/dma/dw-axi-dmac/dw-axi-dmac.h @@ -63,6 +63,7 @@ struct axi_dma_chip { struct device *dev; int irq; void __iomem *regs; + void __iomem *apb_regs; struct clk *core_clk; struct clk *cfgr_clk; struct dw_axi_dma *dw; @@ -169,6 +170,19 @@ static inline struct axi_dma_chan *dchan_to_axi_dma_chan(struct dma_chan *dchan) #define CH_INTSIGNAL_ENA 0x090 /* R/W Chan Interrupt Signal Enable */ #define CH_INTCLEAR 0x098 /* W Chan Interrupt Clear */ +/* Apb slave registers */ +#define DMAC_APB_CFG 0x000 /* DMAC Apb Configuration Register */ +#define DMAC_APB_STAT 0x004 /* DMAC Apb Status Register */ +#define DMAC_APB_DEBUG_STAT_0 0x008 /* DMAC Apb Debug Status Register 0 */ +#define DMAC_APB_DEBUG_STAT_1 0x00C /* DMAC Apb Debug Status Register 1 */ +#define DMAC_APB_HW_HS_SEL_0 0x010 /* DMAC Apb HW HS register 0 */ +#define DMAC_APB_HW_HS_SEL_1 0x014 /* DMAC Apb HW HS register 1 */ +#define DMAC_APB_LPI 0x018 /* DMAC Apb Low Power Interface Reg */ +#define DMAC_APB_BYTE_WR_CH_EN 0x01C /* DMAC Apb Byte Write Enable */ +#define DMAC_APB_HALFWORD_WR_CH_EN 0x020 /* DMAC Halfword write enables */ + +#define UNUSED_CHANNEL 0x3F /* Set unused DMA channel to 0x3F */ +#define MAX_BLOCK_SIZE 0x1000 /* 1024 blocks * 4 bytes data width */ /* DMAC_CFG */ #define DMAC_EN_POS 0 -- 2.18.0