Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp1493146pxb; Fri, 13 Nov 2020 14:23:02 -0800 (PST) X-Google-Smtp-Source: ABdhPJyavYjk7vt1Ru1EkWYRcDxoGgxCHQMeNOTrEn2qVGPKF5TELtnQd/SKQFCq4Itj4GwQu+Wo X-Received: by 2002:a17:906:9513:: with SMTP id u19mr4120642ejx.350.1605306182683; Fri, 13 Nov 2020 14:23:02 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605306182; cv=none; d=google.com; s=arc-20160816; b=qEjCmsmWIRBT/ISoTQBb2xz/WsxIXLJ3+LYZxaMCK0muq2myrHZAj4ILByTSscT106 Ci1LpfO0tTRwfY9WNrD8vN+ZFOof9xQuUQ93znGwpw5TAYr5K7a6cYfgwZLy0APZxN7+ oxaKRLQzw+0sQgOHGHoNxJ+piuvaGkdgmqMeMprIm9dh+5ePOmQCdgrhSF/47fuZ93iJ nZmZTZsti7hKgSItb/s1nUJsOV9RW4sjusO6gTHtqtjmGyVG0E30HREN1PjP+wEJOzsk o7Gfov/mCKpxth9DaTxSvfMCv9ZQZPXs3hGgc0wf//gQYAklavMpAMoUMyXpGQ7aed5W sltQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:from:subject:references:mime-version :message-id:in-reply-to:date:sender:dkim-signature; bh=towGrnACjVFWXBLIg9UmlGyfIuoY75eHqBtKUJMwnvM=; b=qUhVq6DZ5ZSln336AsL6KQbwbUfeaghyZZqv62rBw+VxEy6L9qDKODM3RQYVhl5Suk vX9fDArwB55/KVOIjtxnzVSpd8RHlHBDaVtLS+xEfd6amk99/MgaR0QwCmQKaKRoV9Ka vzHTpRbNifFIcElhKGvw45XTK1UjJoHRaOpGBr/Rr36Pf4rqEuO5N4+zjK/F7BPWRfKZ drdhCok500vUTuCQz6XYp1uHhDI1vAVwvOTbGr6Fvj7FUoj9v6sY+US9yDXOUWdq1dBS EF3tSTzi8CzuXUtwiL5pVI+v8jdy4m80KFrukehoaMmcpD+ngKnKRH9yQrndA9kes6Av LUVQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=bplSDuCY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id v16si6727417ejf.28.2020.11.13.14.22.39; Fri, 13 Nov 2020 14:23:02 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=bplSDuCY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726634AbgKMWR7 (ORCPT + 99 others); Fri, 13 Nov 2020 17:17:59 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48552 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726553AbgKMWR0 (ORCPT ); Fri, 13 Nov 2020 17:17:26 -0500 Received: from mail-wr1-x44a.google.com (mail-wr1-x44a.google.com [IPv6:2a00:1450:4864:20::44a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9C728C0613D1 for ; Fri, 13 Nov 2020 14:17:26 -0800 (PST) Received: by mail-wr1-x44a.google.com with SMTP id h11so4646555wrq.20 for ; Fri, 13 Nov 2020 14:17:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=sender:date:in-reply-to:message-id:mime-version:references:subject :from:to:cc; bh=towGrnACjVFWXBLIg9UmlGyfIuoY75eHqBtKUJMwnvM=; b=bplSDuCYE1Qi2YtmvVg1QBkoAAmZVSDTneeauTw7BXI6Oaak9pdE5fXDD5SxsN9Id1 ooJ++dVjXUU8U9OhaNV1r7Iz/MfDZApA/cg8TBSoBW7ijl9j8+Lt6K5QxSH323COEUsR zLSYY6z2ebdawDqio7MTVQ/kMN0gEcqSAIVJzRYlRcz0PI8OPQGBxXJPZG2penYZ0QNp 3sqV0iYOXQXmLWJdO2o2bJ4OULZdvuOwJSxNItEoeotf4/7W36NXZcNB3hsyQ2dEiZnt oUPv2tT1UvRj4THDKpteQtCFKkdzuu3Ah4h5AYi8p30blUF/WWqwAJR0Y4GGa7t24k37 vQiA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:sender:date:in-reply-to:message-id:mime-version :references:subject:from:to:cc; bh=towGrnACjVFWXBLIg9UmlGyfIuoY75eHqBtKUJMwnvM=; b=Y0U3MOhjFPdcEO/8imRogE96pso6wia28CF5/3J8dd0T3Pc/Qmy4ZMUYX0TbLc62Yl EShP68MEIbzECGrf2agMS88Vk1kwC5BALVfMewZYyOTWD1d3vi8SUqk6cYsfEHoWz+IY w1xtEmcXiRo0Vo9FuNMkJuvw1M+W93S7sWt2IABOvAhtGLckdlv8zrwLoTpnKKedLnWq Aag0dWKuCOm+Kxlq5RlmLRCvFY/Ks5bsksRUZnj9WKsSKcPgbfTbxrfE9Vwxy7eo8r5a fyX4zXCFpFQ0Gd8tVX0uBkvJ7qXddCH94QxgXWIC48Fcy8/qGSswI9Q+tq+FWJ5ORbbT TB9Q== X-Gm-Message-State: AOAM530nQViGKdahhxS48DDVoCecEh7Qsg00kT6GvgEAURfO5fplqwc9 OMEmnwUwozncJOwlGhl4xlPxOOoqPBoB6ilw Sender: "andreyknvl via sendgmr" X-Received: from andreyknvl3.muc.corp.google.com ([2a00:79e0:15:13:7220:84ff:fe09:7e9d]) (user=andreyknvl job=sendgmr) by 2002:adf:de05:: with SMTP id b5mr5951444wrm.131.1605305845232; Fri, 13 Nov 2020 14:17:25 -0800 (PST) Date: Fri, 13 Nov 2020 23:15:57 +0100 In-Reply-To: Message-Id: <1d853f7f1e9284af23023fb4ce628a26b9b3752e.1605305705.git.andreyknvl@google.com> Mime-Version: 1.0 References: X-Mailer: git-send-email 2.29.2.299.gdc1121823c-goog Subject: [PATCH mm v10 29/42] arm64: mte: Convert gcr_user into an exclude mask From: Andrey Konovalov To: Andrew Morton Cc: Catalin Marinas , Will Deacon , Vincenzo Frascino , Dmitry Vyukov , Andrey Ryabinin , Alexander Potapenko , Marco Elver , Evgenii Stepanov , Branislav Rankov , Kevin Brodsky , kasan-dev@googlegroups.com, linux-arm-kernel@lists.infradead.org, linux-mm@kvack.org, linux-kernel@vger.kernel.org, Andrey Konovalov Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Vincenzo Frascino The gcr_user mask is a per thread mask that represents the tags that are excluded from random generation when the Memory Tagging Extension is present and an 'irg' instruction is invoked. gcr_user affects the behavior on EL0 only. Currently that mask is an include mask and it is controlled by the user via prctl() while GCR_EL1 accepts an exclude mask. Convert the include mask into an exclude one to make it easier the register setting. Note: This change will affect gcr_kernel (for EL1) introduced with a future patch. Signed-off-by: Vincenzo Frascino Signed-off-by: Andrey Konovalov Reviewed-by: Catalin Marinas --- Change-Id: Id15c0b47582fb51594bb26fb8353d78c7d0953c1 --- arch/arm64/include/asm/processor.h | 2 +- arch/arm64/kernel/mte.c | 29 +++++++++++++++-------------- 2 files changed, 16 insertions(+), 15 deletions(-) diff --git a/arch/arm64/include/asm/processor.h b/arch/arm64/include/asm/processor.h index fce8cbecd6bc..e8cfc41a92d4 100644 --- a/arch/arm64/include/asm/processor.h +++ b/arch/arm64/include/asm/processor.h @@ -154,7 +154,7 @@ struct thread_struct { #endif #ifdef CONFIG_ARM64_MTE u64 sctlr_tcf0; - u64 gcr_user_incl; + u64 gcr_user_excl; #endif }; diff --git a/arch/arm64/kernel/mte.c b/arch/arm64/kernel/mte.c index 7899e165f30a..6a7adb986b52 100644 --- a/arch/arm64/kernel/mte.c +++ b/arch/arm64/kernel/mte.c @@ -156,23 +156,22 @@ static void set_sctlr_el1_tcf0(u64 tcf0) preempt_enable(); } -static void update_gcr_el1_excl(u64 incl) +static void update_gcr_el1_excl(u64 excl) { - u64 excl = ~incl & SYS_GCR_EL1_EXCL_MASK; /* - * Note that 'incl' is an include mask (controlled by the user via - * prctl()) while GCR_EL1 accepts an exclude mask. + * Note that the mask controlled by the user via prctl() is an + * include while GCR_EL1 accepts an exclude mask. * No need for ISB since this only affects EL0 currently, implicit * with ERET. */ sysreg_clear_set_s(SYS_GCR_EL1, SYS_GCR_EL1_EXCL_MASK, excl); } -static void set_gcr_el1_excl(u64 incl) +static void set_gcr_el1_excl(u64 excl) { - current->thread.gcr_user_incl = incl; - update_gcr_el1_excl(incl); + current->thread.gcr_user_excl = excl; + update_gcr_el1_excl(excl); } void flush_mte_state(void) @@ -187,7 +186,7 @@ void flush_mte_state(void) /* disable tag checking */ set_sctlr_el1_tcf0(SCTLR_EL1_TCF0_NONE); /* reset tag generation mask */ - set_gcr_el1_excl(0); + set_gcr_el1_excl(SYS_GCR_EL1_EXCL_MASK); } void mte_thread_switch(struct task_struct *next) @@ -198,7 +197,7 @@ void mte_thread_switch(struct task_struct *next) /* avoid expensive SCTLR_EL1 accesses if no change */ if (current->thread.sctlr_tcf0 != next->thread.sctlr_tcf0) update_sctlr_el1_tcf0(next->thread.sctlr_tcf0); - update_gcr_el1_excl(next->thread.gcr_user_incl); + update_gcr_el1_excl(next->thread.gcr_user_excl); } void mte_suspend_exit(void) @@ -206,13 +205,14 @@ void mte_suspend_exit(void) if (!system_supports_mte()) return; - update_gcr_el1_excl(current->thread.gcr_user_incl); + update_gcr_el1_excl(current->thread.gcr_user_excl); } long set_mte_ctrl(struct task_struct *task, unsigned long arg) { u64 tcf0; - u64 gcr_incl = (arg & PR_MTE_TAG_MASK) >> PR_MTE_TAG_SHIFT; + u64 gcr_excl = ~((arg & PR_MTE_TAG_MASK) >> PR_MTE_TAG_SHIFT) & + SYS_GCR_EL1_EXCL_MASK; if (!system_supports_mte()) return 0; @@ -233,10 +233,10 @@ long set_mte_ctrl(struct task_struct *task, unsigned long arg) if (task != current) { task->thread.sctlr_tcf0 = tcf0; - task->thread.gcr_user_incl = gcr_incl; + task->thread.gcr_user_excl = gcr_excl; } else { set_sctlr_el1_tcf0(tcf0); - set_gcr_el1_excl(gcr_incl); + set_gcr_el1_excl(gcr_excl); } return 0; @@ -245,11 +245,12 @@ long set_mte_ctrl(struct task_struct *task, unsigned long arg) long get_mte_ctrl(struct task_struct *task) { unsigned long ret; + u64 incl = ~task->thread.gcr_user_excl & SYS_GCR_EL1_EXCL_MASK; if (!system_supports_mte()) return 0; - ret = task->thread.gcr_user_incl << PR_MTE_TAG_SHIFT; + ret = incl << PR_MTE_TAG_SHIFT; switch (task->thread.sctlr_tcf0) { case SCTLR_EL1_TCF0_NONE: -- 2.29.2.299.gdc1121823c-goog