Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp2811878pxb; Sun, 15 Nov 2020 19:13:38 -0800 (PST) X-Google-Smtp-Source: ABdhPJy1MV8hXCBG51BqZP+EtiCnycfSGoRNNe6ByRHNAHHOomyQbQ+URtSZsMxVWjz4VCgWbmAY X-Received: by 2002:a17:906:3ac4:: with SMTP id z4mr12573826ejd.92.1605496418527; Sun, 15 Nov 2020 19:13:38 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605496418; cv=none; d=google.com; s=arc-20160816; b=tSq+WJNI0TI8N9xh0u6aq/D0nOTFPfsio4gniW/Kxesddas1s5X9YNvncu3XY0/GHW xOFqgJQEyhCVFG+Xn/NviEg50ZPqUVdfVT7KarN6Q8RUvFORFjUCy39AyowkTlqemd72 Sv6o4lQjZEfRnCqioneA9z+boFK0MfMW22u6D2cPm/tuaWWTI9gmZ2v3pkhvSCGG55t+ b9GsD53cUpiMyTzoJhS8Dnh4XsJmsqs3Jkf5pVC1XbvVOUr/kK63936j6N9K3wXg+pvr aWUk+OjaFl1pQ+Bma0KSUGuS/k0N5wU6zS8LF2bNf97ZzwZCNO5xsssuPbpxzkt4CFLr SnhA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:ironport-sdr:ironport-sdr; bh=2tOdYFVwLijY34ws7Aed+knVwNRDUWPE+xH/d8UPAYs=; b=E389pJ6zJXS9/Cd/d1++RlZsW6yBFHpVAf/OR+QSsUKa7CaVU4rOujvqcYI9VSizxD 1GFbsdjIGJfeItsunL+VAL1I71O6WT68wE0+QIKIqzEQxzcJP76pgmgj5tx/x/CAQRO2 n1vvf43Ust+yngsOlCJYxaCXpC6vgr/6rpAlqwLghzTYGR57td0yATE+xfx4Rt3mv021 4ieDngY9KrNoDR+tsSLxoCMOgQWQ4kZZdwQfQbC0We5sJymvXRdjRq1fJ7E8QLX0Nn5R eLjSCkYZ81JK7HejVfbjUgweHiM3NKwsnfDqSeOgK1UEkvS7YbWrAmyav7e0O2oWco5L krTw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n19si11787129edv.187.2020.11.15.19.13.15; Sun, 15 Nov 2020 19:13:38 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726791AbgKPDKR (ORCPT + 99 others); Sun, 15 Nov 2020 22:10:17 -0500 Received: from mga18.intel.com ([134.134.136.126]:37810 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726742AbgKPDKR (ORCPT ); Sun, 15 Nov 2020 22:10:17 -0500 IronPort-SDR: mQXzsiIIIa+apSBXICJXEWqdYvS6SWO24LYMQWp4o725wgFDAjT9c3Dic4z1m3GKbutG40HTAo fBvapXJ4POoA== X-IronPort-AV: E=McAfee;i="6000,8403,9806"; a="158472675" X-IronPort-AV: E=Sophos;i="5.77,481,1596524400"; d="scan'208";a="158472675" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga003.jf.intel.com ([10.7.209.27]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 15 Nov 2020 19:10:15 -0800 IronPort-SDR: mXT0HsBxJmnVtj13F+igXXbT3b9UWxONJCDC9E02eV9kV96n0dKSqsgKF9MPojMDSx9CkPz3DZ R9SjadXodpzw== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.77,481,1596524400"; d="scan'208";a="324663391" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga003.jf.intel.com with ESMTP; 15 Nov 2020 19:10:12 -0800 From: "Ramuthevar,Vadivel MuruganX" To: broonie@kernel.org, linux-kernel@vger.kernel.org, linux-spi@vger.kernel.org Cc: linux-mtd@lists.infradead.org, vigneshr@ti.com, p.yadav@ti.com, devicetree@vger.kernel.org, robh+dt@kernel.org, cheol.yong.kim@intel.com, qi-ming.wu@intel.com, Ramuthevar Vadivel Murugan Subject: [PATCH v7 1/6] spi: cadence-quadspi: Add QSPI support for Intel LGM SoC Date: Mon, 16 Nov 2020 11:09:58 +0800 Message-Id: <20201116031003.19062-2-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20201116031003.19062-1-vadivel.muruganx.ramuthevar@linux.intel.com> References: <20201116031003.19062-1-vadivel.muruganx.ramuthevar@linux.intel.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ramuthevar Vadivel Murugan Add QSPI controller support for Intel LGM SoC. Signed-off-by: Ramuthevar Vadivel Murugan --- drivers/spi/Kconfig | 2 +- drivers/spi/spi-cadence-quadspi.c | 3 +++ 2 files changed, 4 insertions(+), 1 deletion(-) diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig index d2c976e55b8b..926da61eee5a 100644 --- a/drivers/spi/Kconfig +++ b/drivers/spi/Kconfig @@ -203,7 +203,7 @@ config SPI_CADENCE config SPI_CADENCE_QUADSPI tristate "Cadence Quad SPI controller" - depends on OF && (ARM || ARM64 || COMPILE_TEST) + depends on OF && (ARM || ARM64 || X86 || COMPILE_TEST) help Enable support for the Cadence Quad SPI Flash controller. diff --git a/drivers/spi/spi-cadence-quadspi.c b/drivers/spi/spi-cadence-quadspi.c index 40938cf3806d..d7b10c46fa70 100644 --- a/drivers/spi/spi-cadence-quadspi.c +++ b/drivers/spi/spi-cadence-quadspi.c @@ -1401,6 +1401,9 @@ static const struct of_device_id cqspi_dt_ids[] = { .compatible = "ti,am654-ospi", .data = &am654_ospi, }, + { + .compatible = "intel,lgm-qspi", + }, { /* end of table */ } }; -- 2.11.0