Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp3547899pxb; Mon, 16 Nov 2020 18:44:05 -0800 (PST) X-Google-Smtp-Source: ABdhPJwngk6qFYc057dsLJ61LyP//8wrzCdcOL+fihea2oBfswhVrK0FjxTfnYYqq2KKc1xBR7/x X-Received: by 2002:a17:906:66c9:: with SMTP id k9mr18184153ejp.204.1605581045566; Mon, 16 Nov 2020 18:44:05 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605581045; cv=none; d=google.com; s=arc-20160816; b=0ezKND9XEcW7Q6zniQ6LNhuz4SXD3TgXyi1+nDW5PbajEs3QX0HpPQdqZAJEWKBxyd RcW8EZzIZ9N7B1RALB8JixIweM7ipetUstfJ76d3LppG+7xZYrAeUHXsaiycYAKDYLi3 oRuUrdYGP0wDqlJw3y2UpRWOKrG4e9jhOt4ulj+NmOOboNHUaz35wpNhJ0nnY77OBU3D 3b6dCT+yxNvK9fVrkc2nsaxyvuep+LS7pu5UG0FTy5mK3CxZmz5UKsuMl+4OvuwpZpDc fy07CEbMZDnmgqQEV5iIviD5+KYauc2NUA8wAjkZg9ZfUOgQno4NSU7xzw44KBxvo2PR ghSw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:ironport-sdr:ironport-sdr; bh=HXZrFLwznETvVB8OVAaYJc/XVEJd1368JeU/B41a3lU=; b=XtVEE3q0gVB2MeHhBxSWn6s0mK/gs01Ef/59UfHCIv21fJJaSJqUxu1LO4Mmsrh/x4 iE8gcSViTGQqTxcjgtTHOIfRCTzbznVCh5E+z4zJaRT0+cgtih1FJOOjHP+IqwItYY+0 XhZD5/tZTRl98OgBsnpqOQC6qJ58XkCEZisGKN/3nX3H+RX9f2AORi9lj3EmzbI4l5ln vfpWsZlBLpywdFCeRMZteQnGkLfwXIcbUYLkcFmsNH2uP60K7/h6b/giPkX1OhAl9iZq nxYU4+h2tOBdWCWncWseDQRh+M/cvnG7+Ltrhixn75Kyjfrqi+A84SVQ3/YDMWRT54To RMzQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z5si13818581edl.605.2020.11.16.18.43.43; Mon, 16 Nov 2020 18:44:05 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727408AbgKQCjP (ORCPT + 99 others); Mon, 16 Nov 2020 21:39:15 -0500 Received: from mga04.intel.com ([192.55.52.120]:52576 "EHLO mga04.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727245AbgKQCjN (ORCPT ); Mon, 16 Nov 2020 21:39:13 -0500 IronPort-SDR: b0dP7t1Fw1yxNpUuoRjYOSUQ75KgiqL6O8aCHadGrKzYOXcKjeP+zX1Zjflkf0BRhAzYhAsDrF 3iJwAw/bGT7w== X-IronPort-AV: E=McAfee;i="6000,8403,9807"; a="168274090" X-IronPort-AV: E=Sophos;i="5.77,484,1596524400"; d="scan'208";a="168274090" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga004.fm.intel.com ([10.253.24.48]) by fmsmga104.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 16 Nov 2020 18:39:12 -0800 IronPort-SDR: 0Ca/+r/gydtH1I2Tgq7071JLqcYZ+x7cvigyqlI0YWV2GZZ04gdBNi5+plqOs8bdraxRFkmBvj wwp4FzNFp3aQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.77,484,1596524400"; d="scan'208";a="358706114" Received: from jsia-hp-z620-workstation.png.intel.com ([10.221.118.135]) by fmsmga004.fm.intel.com with ESMTP; 16 Nov 2020 18:39:10 -0800 From: Sia Jee Heng To: vkoul@kernel.org, Eugeniy.Paltsev@synopsys.com, robh+dt@kernel.org Cc: andriy.shevchenko@linux.intel.com, dmaengine@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: [PATCH v4 11/15] dmaengine: dw-axi-dmac: Add Intel KeemBay DMA register fields Date: Tue, 17 Nov 2020 10:22:11 +0800 Message-Id: <20201117022215.2461-12-jee.heng.sia@intel.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20201117022215.2461-1-jee.heng.sia@intel.com> References: <20201117022215.2461-1-jee.heng.sia@intel.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for Intel KeemBay DMA registers. These registers are required to run data transfer between device to memory and memory to device on Intel KeemBay SoC. Reviewed-by: Andy Shevchenko Signed-off-by: Sia Jee Heng --- drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c | 4 ++++ drivers/dma/dw-axi-dmac/dw-axi-dmac.h | 14 ++++++++++++++ 2 files changed, 18 insertions(+) diff --git a/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c b/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c index 7c97b58206bf..9f7f908b89d8 100644 --- a/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c +++ b/drivers/dma/dw-axi-dmac/dw-axi-dmac-platform.c @@ -1192,6 +1192,10 @@ static int dw_probe(struct platform_device *pdev) if (IS_ERR(chip->regs)) return PTR_ERR(chip->regs); + chip->apb_regs = devm_platform_ioremap_resource(pdev, 1); + if (IS_ERR(chip->apb_regs)) + dev_warn(&pdev->dev, "apb_regs not supported\n"); + chip->core_clk = devm_clk_get(chip->dev, "core-clk"); if (IS_ERR(chip->core_clk)) return PTR_ERR(chip->core_clk); diff --git a/drivers/dma/dw-axi-dmac/dw-axi-dmac.h b/drivers/dma/dw-axi-dmac/dw-axi-dmac.h index bdb66d775125..f64e8d33b127 100644 --- a/drivers/dma/dw-axi-dmac/dw-axi-dmac.h +++ b/drivers/dma/dw-axi-dmac/dw-axi-dmac.h @@ -63,6 +63,7 @@ struct axi_dma_chip { struct device *dev; int irq; void __iomem *regs; + void __iomem *apb_regs; struct clk *core_clk; struct clk *cfgr_clk; struct dw_axi_dma *dw; @@ -169,6 +170,19 @@ static inline struct axi_dma_chan *dchan_to_axi_dma_chan(struct dma_chan *dchan) #define CH_INTSIGNAL_ENA 0x090 /* R/W Chan Interrupt Signal Enable */ #define CH_INTCLEAR 0x098 /* W Chan Interrupt Clear */ +/* Apb slave registers */ +#define DMAC_APB_CFG 0x000 /* DMAC Apb Configuration Register */ +#define DMAC_APB_STAT 0x004 /* DMAC Apb Status Register */ +#define DMAC_APB_DEBUG_STAT_0 0x008 /* DMAC Apb Debug Status Register 0 */ +#define DMAC_APB_DEBUG_STAT_1 0x00C /* DMAC Apb Debug Status Register 1 */ +#define DMAC_APB_HW_HS_SEL_0 0x010 /* DMAC Apb HW HS register 0 */ +#define DMAC_APB_HW_HS_SEL_1 0x014 /* DMAC Apb HW HS register 1 */ +#define DMAC_APB_LPI 0x018 /* DMAC Apb Low Power Interface Reg */ +#define DMAC_APB_BYTE_WR_CH_EN 0x01C /* DMAC Apb Byte Write Enable */ +#define DMAC_APB_HALFWORD_WR_CH_EN 0x020 /* DMAC Halfword write enables */ + +#define UNUSED_CHANNEL 0x3F /* Set unused DMA channel to 0x3F */ +#define MAX_BLOCK_SIZE 0x1000 /* 1024 blocks * 4 bytes data width */ /* DMAC_CFG */ #define DMAC_EN_POS 0 -- 2.18.0